114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * Kernel execution entry point code. 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org> 514cf11afSPaul Mackerras * Initial PowerPC version. 614cf11afSPaul Mackerras * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Rewritten for PReP 814cf11afSPaul Mackerras * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au> 914cf11afSPaul Mackerras * Low-level exception handers, MMU support, and rewrite. 1014cf11afSPaul Mackerras * Copyright (c) 1997 Dan Malek <dmalek@jlc.net> 1114cf11afSPaul Mackerras * PowerPC 8xx modifications. 1214cf11afSPaul Mackerras * Copyright (c) 1998-1999 TiVo, Inc. 1314cf11afSPaul Mackerras * PowerPC 403GCX modifications. 1414cf11afSPaul Mackerras * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> 1514cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 1614cf11afSPaul Mackerras * Copyright 2000 MontaVista Software Inc. 1714cf11afSPaul Mackerras * PPC405 modifications 1814cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 1914cf11afSPaul Mackerras * Author: MontaVista Software, Inc. 2014cf11afSPaul Mackerras * frank_rowand@mvista.com or source@mvista.com 2114cf11afSPaul Mackerras * debbie_chu@mvista.com 2214cf11afSPaul Mackerras * Copyright 2002-2005 MontaVista Software, Inc. 2314cf11afSPaul Mackerras * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org> 2414cf11afSPaul Mackerras * 2514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or modify it 2614cf11afSPaul Mackerras * under the terms of the GNU General Public License as published by the 2714cf11afSPaul Mackerras * Free Software Foundation; either version 2 of the License, or (at your 2814cf11afSPaul Mackerras * option) any later version. 2914cf11afSPaul Mackerras */ 3014cf11afSPaul Mackerras 31e7039845STim Abbott#include <linux/init.h> 3214cf11afSPaul Mackerras#include <asm/processor.h> 3314cf11afSPaul Mackerras#include <asm/page.h> 3414cf11afSPaul Mackerras#include <asm/mmu.h> 3514cf11afSPaul Mackerras#include <asm/pgtable.h> 3614cf11afSPaul Mackerras#include <asm/cputable.h> 3714cf11afSPaul Mackerras#include <asm/thread_info.h> 3814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 4046f52210SStephen Rothwell#include <asm/ptrace.h> 41e7f75ad0SDave Kleikamp#include <asm/synch.h> 4214cf11afSPaul Mackerras#include "head_booke.h" 4314cf11afSPaul Mackerras 4414cf11afSPaul Mackerras 4514cf11afSPaul Mackerras/* As with the other PowerPC ports, it is expected that when code 4614cf11afSPaul Mackerras * execution begins here, the following registers contain valid, yet 4714cf11afSPaul Mackerras * optional, information: 4814cf11afSPaul Mackerras * 4914cf11afSPaul Mackerras * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.) 5014cf11afSPaul Mackerras * r4 - Starting address of the init RAM disk 5114cf11afSPaul Mackerras * r5 - Ending address of the init RAM disk 5214cf11afSPaul Mackerras * r6 - Start of kernel command line string (e.g. "mem=128") 5314cf11afSPaul Mackerras * r7 - End of kernel command line string 5414cf11afSPaul Mackerras * 5514cf11afSPaul Mackerras */ 56e7039845STim Abbott __HEAD 57748a7683SKumar Gala_ENTRY(_stext); 58748a7683SKumar Gala_ENTRY(_start); 5914cf11afSPaul Mackerras /* 6014cf11afSPaul Mackerras * Reserve a word at a fixed location to store the address 6114cf11afSPaul Mackerras * of abatron_pteptrs 6214cf11afSPaul Mackerras */ 6314cf11afSPaul Mackerras nop 6414cf11afSPaul Mackerras/* 6514cf11afSPaul Mackerras * Save parameters we are passed 6614cf11afSPaul Mackerras */ 6714cf11afSPaul Mackerras mr r31,r3 6814cf11afSPaul Mackerras mr r30,r4 6914cf11afSPaul Mackerras mr r29,r5 7014cf11afSPaul Mackerras mr r28,r6 7114cf11afSPaul Mackerras mr r27,r7 7214cf11afSPaul Mackerras li r24,0 /* CPU number */ 7314cf11afSPaul Mackerras 74795033c3SDave Kleikamp bl init_cpu_state 7514cf11afSPaul Mackerras 7614cf11afSPaul Mackerras /* 7714cf11afSPaul Mackerras * This is where the main kernel code starts. 7814cf11afSPaul Mackerras */ 7914cf11afSPaul Mackerras 8014cf11afSPaul Mackerras /* ptr to current */ 8114cf11afSPaul Mackerras lis r2,init_task@h 8214cf11afSPaul Mackerras ori r2,r2,init_task@l 8314cf11afSPaul Mackerras 8414cf11afSPaul Mackerras /* ptr to current thread */ 8514cf11afSPaul Mackerras addi r4,r2,THREAD /* init task's THREAD */ 86ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_THREAD,r4 8714cf11afSPaul Mackerras 8814cf11afSPaul Mackerras /* stack */ 8914cf11afSPaul Mackerras lis r1,init_thread_union@h 9014cf11afSPaul Mackerras ori r1,r1,init_thread_union@l 9114cf11afSPaul Mackerras li r0,0 9214cf11afSPaul Mackerras stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1) 9314cf11afSPaul Mackerras 9414cf11afSPaul Mackerras bl early_init 9514cf11afSPaul Mackerras 96*9661534dSDave Kleikamp#ifdef CONFIG_RELOCATABLE 97*9661534dSDave Kleikamp /* 98*9661534dSDave Kleikamp * r25 will contain RPN/ERPN for the start address of memory 99*9661534dSDave Kleikamp * 100*9661534dSDave Kleikamp * Add the difference between KERNELBASE and PAGE_OFFSET to the 101*9661534dSDave Kleikamp * start of physical memory to get kernstart_addr. 102*9661534dSDave Kleikamp */ 103*9661534dSDave Kleikamp lis r3,kernstart_addr@ha 104*9661534dSDave Kleikamp la r3,kernstart_addr@l(r3) 105*9661534dSDave Kleikamp 106*9661534dSDave Kleikamp lis r4,KERNELBASE@h 107*9661534dSDave Kleikamp ori r4,r4,KERNELBASE@l 108*9661534dSDave Kleikamp lis r5,PAGE_OFFSET@h 109*9661534dSDave Kleikamp ori r5,r5,PAGE_OFFSET@l 110*9661534dSDave Kleikamp subf r4,r5,r4 111*9661534dSDave Kleikamp 112*9661534dSDave Kleikamp rlwinm r6,r25,0,28,31 /* ERPN */ 113*9661534dSDave Kleikamp rlwinm r7,r25,0,0,3 /* RPN - assuming 256 MB page size */ 114*9661534dSDave Kleikamp add r7,r7,r4 115*9661534dSDave Kleikamp 116*9661534dSDave Kleikamp stw r6,0(r3) 117*9661534dSDave Kleikamp stw r7,4(r3) 118*9661534dSDave Kleikamp#endif 119*9661534dSDave Kleikamp 12014cf11afSPaul Mackerras/* 12114cf11afSPaul Mackerras * Decide what sort of machine this is and initialize the MMU. 12214cf11afSPaul Mackerras */ 12314cf11afSPaul Mackerras mr r3,r31 12414cf11afSPaul Mackerras mr r4,r30 12514cf11afSPaul Mackerras mr r5,r29 12614cf11afSPaul Mackerras mr r6,r28 12714cf11afSPaul Mackerras mr r7,r27 12814cf11afSPaul Mackerras bl machine_init 12914cf11afSPaul Mackerras bl MMU_init 13014cf11afSPaul Mackerras 13114cf11afSPaul Mackerras /* Setup PTE pointers for the Abatron bdiGDB */ 13214cf11afSPaul Mackerras lis r6, swapper_pg_dir@h 13314cf11afSPaul Mackerras ori r6, r6, swapper_pg_dir@l 13414cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 13514cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 13614cf11afSPaul Mackerras lis r4, KERNELBASE@h 13714cf11afSPaul Mackerras ori r4, r4, KERNELBASE@l 13814cf11afSPaul Mackerras stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */ 13914cf11afSPaul Mackerras stw r6, 0(r5) 14014cf11afSPaul Mackerras 141029b8f66SDave Kleikamp /* Clear the Machine Check Syndrome Register */ 142029b8f66SDave Kleikamp li r0,0 143029b8f66SDave Kleikamp mtspr SPRN_MCSR,r0 144029b8f66SDave Kleikamp 14514cf11afSPaul Mackerras /* Let's move on */ 14614cf11afSPaul Mackerras lis r4,start_kernel@h 14714cf11afSPaul Mackerras ori r4,r4,start_kernel@l 14814cf11afSPaul Mackerras lis r3,MSR_KERNEL@h 14914cf11afSPaul Mackerras ori r3,r3,MSR_KERNEL@l 15014cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 15114cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 15214cf11afSPaul Mackerras rfi /* change context and jump to start_kernel */ 15314cf11afSPaul Mackerras 15414cf11afSPaul Mackerras/* 15514cf11afSPaul Mackerras * Interrupt vector entry code 15614cf11afSPaul Mackerras * 15714cf11afSPaul Mackerras * The Book E MMUs are always on so we don't need to handle 15814cf11afSPaul Mackerras * interrupts in real mode as with previous PPC processors. In 15914cf11afSPaul Mackerras * this case we handle interrupts in the kernel virtual address 16014cf11afSPaul Mackerras * space. 16114cf11afSPaul Mackerras * 16214cf11afSPaul Mackerras * Interrupt vectors are dynamically placed relative to the 16314cf11afSPaul Mackerras * interrupt prefix as determined by the address of interrupt_base. 16414cf11afSPaul Mackerras * The interrupt vectors offsets are programmed using the labels 16514cf11afSPaul Mackerras * for each interrupt vector entry. 16614cf11afSPaul Mackerras * 16714cf11afSPaul Mackerras * Interrupt vectors must be aligned on a 16 byte boundary. 16814cf11afSPaul Mackerras * We align on a 32 byte cache line boundary for good measure. 16914cf11afSPaul Mackerras */ 17014cf11afSPaul Mackerras 17114cf11afSPaul Mackerrasinterrupt_base: 17214cf11afSPaul Mackerras /* Critical Input Interrupt */ 173dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception) 17414cf11afSPaul Mackerras 17514cf11afSPaul Mackerras /* Machine Check Interrupt */ 176dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception) 17747c0bd1aSBenjamin Herrenschmidt MCHECK_EXCEPTION(0x0210, MachineCheckA, machine_check_exception) 17814cf11afSPaul Mackerras 17914cf11afSPaul Mackerras /* Data Storage Interrupt */ 1801bc54c03SBenjamin Herrenschmidt DATA_STORAGE_EXCEPTION 18114cf11afSPaul Mackerras 18214cf11afSPaul Mackerras /* Instruction Storage Interrupt */ 18314cf11afSPaul Mackerras INSTRUCTION_STORAGE_EXCEPTION 18414cf11afSPaul Mackerras 18514cf11afSPaul Mackerras /* External Input Interrupt */ 18614cf11afSPaul Mackerras EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE) 18714cf11afSPaul Mackerras 18814cf11afSPaul Mackerras /* Alignment Interrupt */ 18914cf11afSPaul Mackerras ALIGNMENT_EXCEPTION 19014cf11afSPaul Mackerras 19114cf11afSPaul Mackerras /* Program Interrupt */ 19214cf11afSPaul Mackerras PROGRAM_EXCEPTION 19314cf11afSPaul Mackerras 19414cf11afSPaul Mackerras /* Floating Point Unavailable Interrupt */ 19514cf11afSPaul Mackerras#ifdef CONFIG_PPC_FPU 19614cf11afSPaul Mackerras FP_UNAVAILABLE_EXCEPTION 19714cf11afSPaul Mackerras#else 198dc1c1ca3SStephen Rothwell EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE) 19914cf11afSPaul Mackerras#endif 20014cf11afSPaul Mackerras /* System Call Interrupt */ 20114cf11afSPaul Mackerras START_EXCEPTION(SystemCall) 20214cf11afSPaul Mackerras NORMAL_EXCEPTION_PROLOG 20314cf11afSPaul Mackerras EXC_XFER_EE_LITE(0x0c00, DoSyscall) 20414cf11afSPaul Mackerras 20525985edcSLucas De Marchi /* Auxiliary Processor Unavailable Interrupt */ 206dc1c1ca3SStephen Rothwell EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE) 20714cf11afSPaul Mackerras 20814cf11afSPaul Mackerras /* Decrementer Interrupt */ 20914cf11afSPaul Mackerras DECREMENTER_EXCEPTION 21014cf11afSPaul Mackerras 21114cf11afSPaul Mackerras /* Fixed Internal Timer Interrupt */ 21214cf11afSPaul Mackerras /* TODO: Add FIT support */ 213dc1c1ca3SStephen Rothwell EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE) 21414cf11afSPaul Mackerras 21514cf11afSPaul Mackerras /* Watchdog Timer Interrupt */ 21614cf11afSPaul Mackerras /* TODO: Add watchdog support */ 21714cf11afSPaul Mackerras#ifdef CONFIG_BOOKE_WDT 21814cf11afSPaul Mackerras CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException) 21914cf11afSPaul Mackerras#else 220dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception) 22114cf11afSPaul Mackerras#endif 22214cf11afSPaul Mackerras 22314cf11afSPaul Mackerras /* Data TLB Error Interrupt */ 224e7f75ad0SDave Kleikamp START_EXCEPTION(DataTLBError44x) 225ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */ 226ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH1, r11 227ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH2, r12 228ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH3, r13 22914cf11afSPaul Mackerras mfcr r11 230ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH4, r11 23114cf11afSPaul Mackerras mfspr r10, SPRN_DEAR /* Get faulting address */ 23214cf11afSPaul Mackerras 23314cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 23414cf11afSPaul Mackerras * kernel page tables. 23514cf11afSPaul Mackerras */ 2368a13c4f9SKumar Gala lis r11, PAGE_OFFSET@h 23714cf11afSPaul Mackerras cmplw r10, r11 23814cf11afSPaul Mackerras blt+ 3f 23914cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 24014cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 24114cf11afSPaul Mackerras 24214cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 24314cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 24414cf11afSPaul Mackerras 24514cf11afSPaul Mackerras b 4f 24614cf11afSPaul Mackerras 24714cf11afSPaul Mackerras /* Get the PGD for the current thread */ 24814cf11afSPaul Mackerras3: 249ee43eb78SBenjamin Herrenschmidt mfspr r11,SPRN_SPRG_THREAD 25014cf11afSPaul Mackerras lwz r11,PGDIR(r11) 25114cf11afSPaul Mackerras 25214cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 25314cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 25414cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 25514cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 25614cf11afSPaul Mackerras 25714cf11afSPaul Mackerras4: 25814cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 25914cf11afSPaul Mackerras 2601bc54c03SBenjamin Herrenschmidt /* Mask of required permission bits. Note that while we 2611bc54c03SBenjamin Herrenschmidt * do copy ESR:ST to _PAGE_RW position as trying to write 2621bc54c03SBenjamin Herrenschmidt * to an RO page is pretty common, we don't do it with 2631bc54c03SBenjamin Herrenschmidt * _PAGE_DIRTY. We could do it, but it's a fairly rare 2641bc54c03SBenjamin Herrenschmidt * event so I'd rather take the overhead when it happens 2651bc54c03SBenjamin Herrenschmidt * rather than adding an instruction here. We should measure 2661bc54c03SBenjamin Herrenschmidt * whether the whole thing is worth it in the first place 2671bc54c03SBenjamin Herrenschmidt * as we could avoid loading SPRN_ESR completely in the first 2681bc54c03SBenjamin Herrenschmidt * place... 2691bc54c03SBenjamin Herrenschmidt * 2701bc54c03SBenjamin Herrenschmidt * TODO: Is it worth doing that mfspr & rlwimi in the first 2711bc54c03SBenjamin Herrenschmidt * place or can we save a couple of instructions here ? 2721bc54c03SBenjamin Herrenschmidt */ 2731bc54c03SBenjamin Herrenschmidt mfspr r12,SPRN_ESR 2741bc54c03SBenjamin Herrenschmidt li r13,_PAGE_PRESENT|_PAGE_ACCESSED 2751bc54c03SBenjamin Herrenschmidt rlwimi r13,r12,10,30,30 2761bc54c03SBenjamin Herrenschmidt 2771bc54c03SBenjamin Herrenschmidt /* Load the PTE */ 278ca9153a3SIlya Yanok /* Compute pgdir/pmd offset */ 279ca9153a3SIlya Yanok rlwinm r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29 28014cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 28114cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 28214cf11afSPaul Mackerras beq 2f /* Bail if no table */ 28314cf11afSPaul Mackerras 284ca9153a3SIlya Yanok /* Compute pte address */ 285ca9153a3SIlya Yanok rlwimi r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28 2861bc54c03SBenjamin Herrenschmidt lwz r11, 0(r12) /* Get high word of pte entry */ 2871bc54c03SBenjamin Herrenschmidt lwz r12, 4(r12) /* Get low word of pte entry */ 28814cf11afSPaul Mackerras 2891bc54c03SBenjamin Herrenschmidt lis r10,tlb_44x_index@ha 2901bc54c03SBenjamin Herrenschmidt 2911bc54c03SBenjamin Herrenschmidt andc. r13,r13,r12 /* Check permission */ 2921bc54c03SBenjamin Herrenschmidt 2931bc54c03SBenjamin Herrenschmidt /* Load the next available TLB index */ 2941bc54c03SBenjamin Herrenschmidt lwz r13,tlb_44x_index@l(r10) 2951bc54c03SBenjamin Herrenschmidt 2961bc54c03SBenjamin Herrenschmidt bne 2f /* Bail if permission mismach */ 2971bc54c03SBenjamin Herrenschmidt 2981bc54c03SBenjamin Herrenschmidt /* Increment, rollover, and store TLB index */ 2991bc54c03SBenjamin Herrenschmidt addi r13,r13,1 3001bc54c03SBenjamin Herrenschmidt 3011bc54c03SBenjamin Herrenschmidt /* Compare with watermark (instruction gets patched) */ 3021bc54c03SBenjamin Herrenschmidt .globl tlb_44x_patch_hwater_D 3031bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_D: 3041bc54c03SBenjamin Herrenschmidt cmpwi 0,r13,1 /* reserve entries */ 3051bc54c03SBenjamin Herrenschmidt ble 5f 3061bc54c03SBenjamin Herrenschmidt li r13,0 3071bc54c03SBenjamin Herrenschmidt5: 3081bc54c03SBenjamin Herrenschmidt /* Store the next available TLB index */ 3091bc54c03SBenjamin Herrenschmidt stw r13,tlb_44x_index@l(r10) 3101bc54c03SBenjamin Herrenschmidt 3111bc54c03SBenjamin Herrenschmidt /* Re-load the faulting address */ 3121bc54c03SBenjamin Herrenschmidt mfspr r10,SPRN_DEAR 31314cf11afSPaul Mackerras 31414cf11afSPaul Mackerras /* Jump to common tlb load */ 315e7f75ad0SDave Kleikamp b finish_tlb_load_44x 31614cf11afSPaul Mackerras 31714cf11afSPaul Mackerras2: 31814cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 31914cf11afSPaul Mackerras * and call the heavyweights to help us out. 32014cf11afSPaul Mackerras */ 321ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH4 32214cf11afSPaul Mackerras mtcr r11 323ee43eb78SBenjamin Herrenschmidt mfspr r13, SPRN_SPRG_RSCRATCH3 324ee43eb78SBenjamin Herrenschmidt mfspr r12, SPRN_SPRG_RSCRATCH2 325ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH1 326ee43eb78SBenjamin Herrenschmidt mfspr r10, SPRN_SPRG_RSCRATCH0 3271bc54c03SBenjamin Herrenschmidt b DataStorage 32814cf11afSPaul Mackerras 32914cf11afSPaul Mackerras /* Instruction TLB Error Interrupt */ 33014cf11afSPaul Mackerras /* 33114cf11afSPaul Mackerras * Nearly the same as above, except we get our 33214cf11afSPaul Mackerras * information from different registers and bailout 33314cf11afSPaul Mackerras * to a different point. 33414cf11afSPaul Mackerras */ 335e7f75ad0SDave Kleikamp START_EXCEPTION(InstructionTLBError44x) 336ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */ 337ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH1, r11 338ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH2, r12 339ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH3, r13 34014cf11afSPaul Mackerras mfcr r11 341ee43eb78SBenjamin Herrenschmidt mtspr SPRN_SPRG_WSCRATCH4, r11 34214cf11afSPaul Mackerras mfspr r10, SPRN_SRR0 /* Get faulting address */ 34314cf11afSPaul Mackerras 34414cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 34514cf11afSPaul Mackerras * kernel page tables. 34614cf11afSPaul Mackerras */ 3478a13c4f9SKumar Gala lis r11, PAGE_OFFSET@h 34814cf11afSPaul Mackerras cmplw r10, r11 34914cf11afSPaul Mackerras blt+ 3f 35014cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 35114cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 35214cf11afSPaul Mackerras 35314cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 35414cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 35514cf11afSPaul Mackerras 35614cf11afSPaul Mackerras b 4f 35714cf11afSPaul Mackerras 35814cf11afSPaul Mackerras /* Get the PGD for the current thread */ 35914cf11afSPaul Mackerras3: 360ee43eb78SBenjamin Herrenschmidt mfspr r11,SPRN_SPRG_THREAD 36114cf11afSPaul Mackerras lwz r11,PGDIR(r11) 36214cf11afSPaul Mackerras 36314cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 36414cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 36514cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 36614cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 36714cf11afSPaul Mackerras 36814cf11afSPaul Mackerras4: 36914cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 37014cf11afSPaul Mackerras 3711bc54c03SBenjamin Herrenschmidt /* Make up the required permissions */ 372ea3cc330SBenjamin Herrenschmidt li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC 3731bc54c03SBenjamin Herrenschmidt 374ca9153a3SIlya Yanok /* Compute pgdir/pmd offset */ 375ca9153a3SIlya Yanok rlwinm r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29 37614cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 37714cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 37814cf11afSPaul Mackerras beq 2f /* Bail if no table */ 37914cf11afSPaul Mackerras 380ca9153a3SIlya Yanok /* Compute pte address */ 381ca9153a3SIlya Yanok rlwimi r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28 3821bc54c03SBenjamin Herrenschmidt lwz r11, 0(r12) /* Get high word of pte entry */ 3831bc54c03SBenjamin Herrenschmidt lwz r12, 4(r12) /* Get low word of pte entry */ 38414cf11afSPaul Mackerras 3851bc54c03SBenjamin Herrenschmidt lis r10,tlb_44x_index@ha 3861bc54c03SBenjamin Herrenschmidt 3871bc54c03SBenjamin Herrenschmidt andc. r13,r13,r12 /* Check permission */ 3881bc54c03SBenjamin Herrenschmidt 3891bc54c03SBenjamin Herrenschmidt /* Load the next available TLB index */ 3901bc54c03SBenjamin Herrenschmidt lwz r13,tlb_44x_index@l(r10) 3911bc54c03SBenjamin Herrenschmidt 3921bc54c03SBenjamin Herrenschmidt bne 2f /* Bail if permission mismach */ 3931bc54c03SBenjamin Herrenschmidt 3941bc54c03SBenjamin Herrenschmidt /* Increment, rollover, and store TLB index */ 3951bc54c03SBenjamin Herrenschmidt addi r13,r13,1 3961bc54c03SBenjamin Herrenschmidt 3971bc54c03SBenjamin Herrenschmidt /* Compare with watermark (instruction gets patched) */ 3981bc54c03SBenjamin Herrenschmidt .globl tlb_44x_patch_hwater_I 3991bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_I: 4001bc54c03SBenjamin Herrenschmidt cmpwi 0,r13,1 /* reserve entries */ 4011bc54c03SBenjamin Herrenschmidt ble 5f 4021bc54c03SBenjamin Herrenschmidt li r13,0 4031bc54c03SBenjamin Herrenschmidt5: 4041bc54c03SBenjamin Herrenschmidt /* Store the next available TLB index */ 4051bc54c03SBenjamin Herrenschmidt stw r13,tlb_44x_index@l(r10) 4061bc54c03SBenjamin Herrenschmidt 4071bc54c03SBenjamin Herrenschmidt /* Re-load the faulting address */ 4081bc54c03SBenjamin Herrenschmidt mfspr r10,SPRN_SRR0 40914cf11afSPaul Mackerras 41014cf11afSPaul Mackerras /* Jump to common TLB load point */ 411e7f75ad0SDave Kleikamp b finish_tlb_load_44x 41214cf11afSPaul Mackerras 41314cf11afSPaul Mackerras2: 41414cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 41514cf11afSPaul Mackerras * and call the heavyweights to help us out. 41614cf11afSPaul Mackerras */ 417ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH4 41814cf11afSPaul Mackerras mtcr r11 419ee43eb78SBenjamin Herrenschmidt mfspr r13, SPRN_SPRG_RSCRATCH3 420ee43eb78SBenjamin Herrenschmidt mfspr r12, SPRN_SPRG_RSCRATCH2 421ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH1 422ee43eb78SBenjamin Herrenschmidt mfspr r10, SPRN_SPRG_RSCRATCH0 42314cf11afSPaul Mackerras b InstructionStorage 42414cf11afSPaul Mackerras 42514cf11afSPaul Mackerras/* 42614cf11afSPaul Mackerras * Both the instruction and data TLB miss get to this 42714cf11afSPaul Mackerras * point to load the TLB. 42814cf11afSPaul Mackerras * r10 - EA of fault 4291bc54c03SBenjamin Herrenschmidt * r11 - PTE high word value 4301bc54c03SBenjamin Herrenschmidt * r12 - PTE low word value 4311bc54c03SBenjamin Herrenschmidt * r13 - TLB index 43214cf11afSPaul Mackerras * MMUCR - loaded with proper value when we get here 43314cf11afSPaul Mackerras * Upon exit, we reload everything and RFI. 43414cf11afSPaul Mackerras */ 435e7f75ad0SDave Kleikampfinish_tlb_load_44x: 4361bc54c03SBenjamin Herrenschmidt /* Combine RPN & ERPN an write WS 0 */ 437ca9153a3SIlya Yanok rlwimi r11,r12,0,0,31-PAGE_SHIFT 4381bc54c03SBenjamin Herrenschmidt tlbwe r11,r13,PPC44x_TLB_XLAT 43914cf11afSPaul Mackerras 44014cf11afSPaul Mackerras /* 4411bc54c03SBenjamin Herrenschmidt * Create WS1. This is the faulting address (EPN), 44214cf11afSPaul Mackerras * page size, and valid flag. 44314cf11afSPaul Mackerras */ 444ca9153a3SIlya Yanok li r11,PPC44x_TLB_VALID | PPC44x_TLBE_SIZE 445ca9153a3SIlya Yanok /* Insert valid and page size */ 446ca9153a3SIlya Yanok rlwimi r10,r11,0,PPC44x_PTE_ADD_MASK_BIT,31 44714cf11afSPaul Mackerras tlbwe r10,r13,PPC44x_TLB_PAGEID /* Write PAGEID */ 44814cf11afSPaul Mackerras 4491bc54c03SBenjamin Herrenschmidt /* And WS 2 */ 4501bc54c03SBenjamin Herrenschmidt li r10,0xf85 /* Mask to apply from PTE */ 4511bc54c03SBenjamin Herrenschmidt rlwimi r10,r12,29,30,30 /* DIRTY -> SW position */ 4521bc54c03SBenjamin Herrenschmidt and r11,r12,r10 /* Mask PTE bits to keep */ 4531bc54c03SBenjamin Herrenschmidt andi. r10,r12,_PAGE_USER /* User page ? */ 4541bc54c03SBenjamin Herrenschmidt beq 1f /* nope, leave U bits empty */ 4551bc54c03SBenjamin Herrenschmidt rlwimi r11,r11,3,26,28 /* yes, copy S bits to U */ 4561bc54c03SBenjamin Herrenschmidt1: tlbwe r11,r13,PPC44x_TLB_ATTRIB /* Write ATTRIB */ 45714cf11afSPaul Mackerras 45814cf11afSPaul Mackerras /* Done...restore registers and get out of here. 45914cf11afSPaul Mackerras */ 460ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH4 46114cf11afSPaul Mackerras mtcr r11 462ee43eb78SBenjamin Herrenschmidt mfspr r13, SPRN_SPRG_RSCRATCH3 463ee43eb78SBenjamin Herrenschmidt mfspr r12, SPRN_SPRG_RSCRATCH2 464ee43eb78SBenjamin Herrenschmidt mfspr r11, SPRN_SPRG_RSCRATCH1 465ee43eb78SBenjamin Herrenschmidt mfspr r10, SPRN_SPRG_RSCRATCH0 46614cf11afSPaul Mackerras rfi /* Force context change */ 46714cf11afSPaul Mackerras 468e7f75ad0SDave Kleikamp/* TLB error interrupts for 476 469e7f75ad0SDave Kleikamp */ 470e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x 471e7f75ad0SDave Kleikamp START_EXCEPTION(DataTLBError47x) 472e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH0,r10 /* Save some working registers */ 473e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH1,r11 474e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH2,r12 475e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH3,r13 476e7f75ad0SDave Kleikamp mfcr r11 477e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH4,r11 478e7f75ad0SDave Kleikamp mfspr r10,SPRN_DEAR /* Get faulting address */ 479e7f75ad0SDave Kleikamp 480e7f75ad0SDave Kleikamp /* If we are faulting a kernel address, we have to use the 481e7f75ad0SDave Kleikamp * kernel page tables. 482e7f75ad0SDave Kleikamp */ 483e7f75ad0SDave Kleikamp lis r11,PAGE_OFFSET@h 484e7f75ad0SDave Kleikamp cmplw cr0,r10,r11 485e7f75ad0SDave Kleikamp blt+ 3f 486e7f75ad0SDave Kleikamp lis r11,swapper_pg_dir@h 487e7f75ad0SDave Kleikamp ori r11,r11, swapper_pg_dir@l 488e7f75ad0SDave Kleikamp li r12,0 /* MMUCR = 0 */ 489e7f75ad0SDave Kleikamp b 4f 490e7f75ad0SDave Kleikamp 491e7f75ad0SDave Kleikamp /* Get the PGD for the current thread and setup MMUCR */ 492e7f75ad0SDave Kleikamp3: mfspr r11,SPRN_SPRG3 493e7f75ad0SDave Kleikamp lwz r11,PGDIR(r11) 494e7f75ad0SDave Kleikamp mfspr r12,SPRN_PID /* Get PID */ 495e7f75ad0SDave Kleikamp4: mtspr SPRN_MMUCR,r12 /* Set MMUCR */ 496e7f75ad0SDave Kleikamp 497e7f75ad0SDave Kleikamp /* Mask of required permission bits. Note that while we 498e7f75ad0SDave Kleikamp * do copy ESR:ST to _PAGE_RW position as trying to write 499e7f75ad0SDave Kleikamp * to an RO page is pretty common, we don't do it with 500e7f75ad0SDave Kleikamp * _PAGE_DIRTY. We could do it, but it's a fairly rare 501e7f75ad0SDave Kleikamp * event so I'd rather take the overhead when it happens 502e7f75ad0SDave Kleikamp * rather than adding an instruction here. We should measure 503e7f75ad0SDave Kleikamp * whether the whole thing is worth it in the first place 504e7f75ad0SDave Kleikamp * as we could avoid loading SPRN_ESR completely in the first 505e7f75ad0SDave Kleikamp * place... 506e7f75ad0SDave Kleikamp * 507e7f75ad0SDave Kleikamp * TODO: Is it worth doing that mfspr & rlwimi in the first 508e7f75ad0SDave Kleikamp * place or can we save a couple of instructions here ? 509e7f75ad0SDave Kleikamp */ 510e7f75ad0SDave Kleikamp mfspr r12,SPRN_ESR 511e7f75ad0SDave Kleikamp li r13,_PAGE_PRESENT|_PAGE_ACCESSED 512e7f75ad0SDave Kleikamp rlwimi r13,r12,10,30,30 513e7f75ad0SDave Kleikamp 514e7f75ad0SDave Kleikamp /* Load the PTE */ 515e7f75ad0SDave Kleikamp /* Compute pgdir/pmd offset */ 516e7f75ad0SDave Kleikamp rlwinm r12,r10,PPC44x_PGD_OFF_SHIFT,PPC44x_PGD_OFF_MASK_BIT,29 517e7f75ad0SDave Kleikamp lwzx r11,r12,r11 /* Get pgd/pmd entry */ 518e7f75ad0SDave Kleikamp 519e7f75ad0SDave Kleikamp /* Word 0 is EPN,V,TS,DSIZ */ 520e7f75ad0SDave Kleikamp li r12,PPC47x_TLB0_VALID | PPC47x_TLBE_SIZE 521e7f75ad0SDave Kleikamp rlwimi r10,r12,0,32-PAGE_SHIFT,31 /* Insert valid and page size*/ 522e7f75ad0SDave Kleikamp li r12,0 523e7f75ad0SDave Kleikamp tlbwe r10,r12,0 524e7f75ad0SDave Kleikamp 525e7f75ad0SDave Kleikamp /* XXX can we do better ? Need to make sure tlbwe has established 526e7f75ad0SDave Kleikamp * latch V bit in MMUCR0 before the PTE is loaded further down */ 527e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 528e7f75ad0SDave Kleikamp isync 529e7f75ad0SDave Kleikamp#endif 530e7f75ad0SDave Kleikamp 531e7f75ad0SDave Kleikamp rlwinm. r12,r11,0,0,20 /* Extract pt base address */ 532e7f75ad0SDave Kleikamp /* Compute pte address */ 533e7f75ad0SDave Kleikamp rlwimi r12,r10,PPC44x_PTE_ADD_SHIFT,PPC44x_PTE_ADD_MASK_BIT,28 534e7f75ad0SDave Kleikamp beq 2f /* Bail if no table */ 535e7f75ad0SDave Kleikamp lwz r11,0(r12) /* Get high word of pte entry */ 536e7f75ad0SDave Kleikamp 537e7f75ad0SDave Kleikamp /* XXX can we do better ? maybe insert a known 0 bit from r11 into the 538e7f75ad0SDave Kleikamp * bottom of r12 to create a data dependency... We can also use r10 539e7f75ad0SDave Kleikamp * as destination nowadays 540e7f75ad0SDave Kleikamp */ 541e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 542e7f75ad0SDave Kleikamp lwsync 543e7f75ad0SDave Kleikamp#endif 544e7f75ad0SDave Kleikamp lwz r12,4(r12) /* Get low word of pte entry */ 545e7f75ad0SDave Kleikamp 546e7f75ad0SDave Kleikamp andc. r13,r13,r12 /* Check permission */ 547e7f75ad0SDave Kleikamp 548e7f75ad0SDave Kleikamp /* Jump to common tlb load */ 549e7f75ad0SDave Kleikamp beq finish_tlb_load_47x 550e7f75ad0SDave Kleikamp 551e7f75ad0SDave Kleikamp2: /* The bailout. Restore registers to pre-exception conditions 552e7f75ad0SDave Kleikamp * and call the heavyweights to help us out. 553e7f75ad0SDave Kleikamp */ 554e7f75ad0SDave Kleikamp mfspr r11,SPRN_SPRG_RSCRATCH4 555e7f75ad0SDave Kleikamp mtcr r11 556e7f75ad0SDave Kleikamp mfspr r13,SPRN_SPRG_RSCRATCH3 557e7f75ad0SDave Kleikamp mfspr r12,SPRN_SPRG_RSCRATCH2 558e7f75ad0SDave Kleikamp mfspr r11,SPRN_SPRG_RSCRATCH1 559e7f75ad0SDave Kleikamp mfspr r10,SPRN_SPRG_RSCRATCH0 560e7f75ad0SDave Kleikamp b DataStorage 561e7f75ad0SDave Kleikamp 562e7f75ad0SDave Kleikamp /* Instruction TLB Error Interrupt */ 563e7f75ad0SDave Kleikamp /* 564e7f75ad0SDave Kleikamp * Nearly the same as above, except we get our 565e7f75ad0SDave Kleikamp * information from different registers and bailout 566e7f75ad0SDave Kleikamp * to a different point. 567e7f75ad0SDave Kleikamp */ 568e7f75ad0SDave Kleikamp START_EXCEPTION(InstructionTLBError47x) 569e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH0,r10 /* Save some working registers */ 570e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH1,r11 571e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH2,r12 572e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH3,r13 573e7f75ad0SDave Kleikamp mfcr r11 574e7f75ad0SDave Kleikamp mtspr SPRN_SPRG_WSCRATCH4,r11 575e7f75ad0SDave Kleikamp mfspr r10,SPRN_SRR0 /* Get faulting address */ 576e7f75ad0SDave Kleikamp 577e7f75ad0SDave Kleikamp /* If we are faulting a kernel address, we have to use the 578e7f75ad0SDave Kleikamp * kernel page tables. 579e7f75ad0SDave Kleikamp */ 580e7f75ad0SDave Kleikamp lis r11,PAGE_OFFSET@h 581e7f75ad0SDave Kleikamp cmplw cr0,r10,r11 582e7f75ad0SDave Kleikamp blt+ 3f 583e7f75ad0SDave Kleikamp lis r11,swapper_pg_dir@h 584e7f75ad0SDave Kleikamp ori r11,r11, swapper_pg_dir@l 585e7f75ad0SDave Kleikamp li r12,0 /* MMUCR = 0 */ 586e7f75ad0SDave Kleikamp b 4f 587e7f75ad0SDave Kleikamp 588e7f75ad0SDave Kleikamp /* Get the PGD for the current thread and setup MMUCR */ 589e7f75ad0SDave Kleikamp3: mfspr r11,SPRN_SPRG_THREAD 590e7f75ad0SDave Kleikamp lwz r11,PGDIR(r11) 591e7f75ad0SDave Kleikamp mfspr r12,SPRN_PID /* Get PID */ 592e7f75ad0SDave Kleikamp4: mtspr SPRN_MMUCR,r12 /* Set MMUCR */ 593e7f75ad0SDave Kleikamp 594e7f75ad0SDave Kleikamp /* Make up the required permissions */ 595e7f75ad0SDave Kleikamp li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC 596e7f75ad0SDave Kleikamp 597e7f75ad0SDave Kleikamp /* Load PTE */ 598e7f75ad0SDave Kleikamp /* Compute pgdir/pmd offset */ 599e7f75ad0SDave Kleikamp rlwinm r12,r10,PPC44x_PGD_OFF_SHIFT,PPC44x_PGD_OFF_MASK_BIT,29 600e7f75ad0SDave Kleikamp lwzx r11,r12,r11 /* Get pgd/pmd entry */ 601e7f75ad0SDave Kleikamp 602e7f75ad0SDave Kleikamp /* Word 0 is EPN,V,TS,DSIZ */ 603e7f75ad0SDave Kleikamp li r12,PPC47x_TLB0_VALID | PPC47x_TLBE_SIZE 604e7f75ad0SDave Kleikamp rlwimi r10,r12,0,32-PAGE_SHIFT,31 /* Insert valid and page size*/ 605e7f75ad0SDave Kleikamp li r12,0 606e7f75ad0SDave Kleikamp tlbwe r10,r12,0 607e7f75ad0SDave Kleikamp 608e7f75ad0SDave Kleikamp /* XXX can we do better ? Need to make sure tlbwe has established 609e7f75ad0SDave Kleikamp * latch V bit in MMUCR0 before the PTE is loaded further down */ 610e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 611e7f75ad0SDave Kleikamp isync 612e7f75ad0SDave Kleikamp#endif 613e7f75ad0SDave Kleikamp 614e7f75ad0SDave Kleikamp rlwinm. r12,r11,0,0,20 /* Extract pt base address */ 615e7f75ad0SDave Kleikamp /* Compute pte address */ 616e7f75ad0SDave Kleikamp rlwimi r12,r10,PPC44x_PTE_ADD_SHIFT,PPC44x_PTE_ADD_MASK_BIT,28 617e7f75ad0SDave Kleikamp beq 2f /* Bail if no table */ 618e7f75ad0SDave Kleikamp 619e7f75ad0SDave Kleikamp lwz r11,0(r12) /* Get high word of pte entry */ 620e7f75ad0SDave Kleikamp /* XXX can we do better ? maybe insert a known 0 bit from r11 into the 621e7f75ad0SDave Kleikamp * bottom of r12 to create a data dependency... We can also use r10 622e7f75ad0SDave Kleikamp * as destination nowadays 623e7f75ad0SDave Kleikamp */ 624e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 625e7f75ad0SDave Kleikamp lwsync 626e7f75ad0SDave Kleikamp#endif 627e7f75ad0SDave Kleikamp lwz r12,4(r12) /* Get low word of pte entry */ 628e7f75ad0SDave Kleikamp 629e7f75ad0SDave Kleikamp andc. r13,r13,r12 /* Check permission */ 630e7f75ad0SDave Kleikamp 631e7f75ad0SDave Kleikamp /* Jump to common TLB load point */ 632e7f75ad0SDave Kleikamp beq finish_tlb_load_47x 633e7f75ad0SDave Kleikamp 634e7f75ad0SDave Kleikamp2: /* The bailout. Restore registers to pre-exception conditions 635e7f75ad0SDave Kleikamp * and call the heavyweights to help us out. 636e7f75ad0SDave Kleikamp */ 637e7f75ad0SDave Kleikamp mfspr r11, SPRN_SPRG_RSCRATCH4 638e7f75ad0SDave Kleikamp mtcr r11 639e7f75ad0SDave Kleikamp mfspr r13, SPRN_SPRG_RSCRATCH3 640e7f75ad0SDave Kleikamp mfspr r12, SPRN_SPRG_RSCRATCH2 641e7f75ad0SDave Kleikamp mfspr r11, SPRN_SPRG_RSCRATCH1 642e7f75ad0SDave Kleikamp mfspr r10, SPRN_SPRG_RSCRATCH0 643e7f75ad0SDave Kleikamp b InstructionStorage 644e7f75ad0SDave Kleikamp 645e7f75ad0SDave Kleikamp/* 646e7f75ad0SDave Kleikamp * Both the instruction and data TLB miss get to this 647e7f75ad0SDave Kleikamp * point to load the TLB. 648e7f75ad0SDave Kleikamp * r10 - free to use 649e7f75ad0SDave Kleikamp * r11 - PTE high word value 650e7f75ad0SDave Kleikamp * r12 - PTE low word value 651e7f75ad0SDave Kleikamp * r13 - free to use 652e7f75ad0SDave Kleikamp * MMUCR - loaded with proper value when we get here 653e7f75ad0SDave Kleikamp * Upon exit, we reload everything and RFI. 654e7f75ad0SDave Kleikamp */ 655e7f75ad0SDave Kleikampfinish_tlb_load_47x: 656e7f75ad0SDave Kleikamp /* Combine RPN & ERPN an write WS 1 */ 657e7f75ad0SDave Kleikamp rlwimi r11,r12,0,0,31-PAGE_SHIFT 658e7f75ad0SDave Kleikamp tlbwe r11,r13,1 659e7f75ad0SDave Kleikamp 660e7f75ad0SDave Kleikamp /* And make up word 2 */ 661e7f75ad0SDave Kleikamp li r10,0xf85 /* Mask to apply from PTE */ 662e7f75ad0SDave Kleikamp rlwimi r10,r12,29,30,30 /* DIRTY -> SW position */ 663e7f75ad0SDave Kleikamp and r11,r12,r10 /* Mask PTE bits to keep */ 664e7f75ad0SDave Kleikamp andi. r10,r12,_PAGE_USER /* User page ? */ 665e7f75ad0SDave Kleikamp beq 1f /* nope, leave U bits empty */ 666e7f75ad0SDave Kleikamp rlwimi r11,r11,3,26,28 /* yes, copy S bits to U */ 667e7f75ad0SDave Kleikamp1: tlbwe r11,r13,2 668e7f75ad0SDave Kleikamp 669e7f75ad0SDave Kleikamp /* Done...restore registers and get out of here. 670e7f75ad0SDave Kleikamp */ 671e7f75ad0SDave Kleikamp mfspr r11, SPRN_SPRG_RSCRATCH4 672e7f75ad0SDave Kleikamp mtcr r11 673e7f75ad0SDave Kleikamp mfspr r13, SPRN_SPRG_RSCRATCH3 674e7f75ad0SDave Kleikamp mfspr r12, SPRN_SPRG_RSCRATCH2 675e7f75ad0SDave Kleikamp mfspr r11, SPRN_SPRG_RSCRATCH1 676e7f75ad0SDave Kleikamp mfspr r10, SPRN_SPRG_RSCRATCH0 677e7f75ad0SDave Kleikamp rfi 678e7f75ad0SDave Kleikamp 679e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */ 680e7f75ad0SDave Kleikamp 681e7f75ad0SDave Kleikamp /* Debug Interrupt */ 682e7f75ad0SDave Kleikamp /* 683e7f75ad0SDave Kleikamp * This statement needs to exist at the end of the IVPR 684e7f75ad0SDave Kleikamp * definition just in case you end up taking a debug 685e7f75ad0SDave Kleikamp * exception within another exception. 686e7f75ad0SDave Kleikamp */ 687e7f75ad0SDave Kleikamp DEBUG_CRIT_EXCEPTION 688e7f75ad0SDave Kleikamp 68914cf11afSPaul Mackerras/* 69014cf11afSPaul Mackerras * Global functions 69114cf11afSPaul Mackerras */ 69214cf11afSPaul Mackerras 69314cf11afSPaul Mackerras/* 69447c0bd1aSBenjamin Herrenschmidt * Adjust the machine check IVOR on 440A cores 69547c0bd1aSBenjamin Herrenschmidt */ 69647c0bd1aSBenjamin Herrenschmidt_GLOBAL(__fixup_440A_mcheck) 69747c0bd1aSBenjamin Herrenschmidt li r3,MachineCheckA@l 69847c0bd1aSBenjamin Herrenschmidt mtspr SPRN_IVOR1,r3 69947c0bd1aSBenjamin Herrenschmidt sync 70047c0bd1aSBenjamin Herrenschmidt blr 70147c0bd1aSBenjamin Herrenschmidt 70247c0bd1aSBenjamin Herrenschmidt/* 70314cf11afSPaul Mackerras * extern void giveup_altivec(struct task_struct *prev) 70414cf11afSPaul Mackerras * 70514cf11afSPaul Mackerras * The 44x core does not have an AltiVec unit. 70614cf11afSPaul Mackerras */ 70714cf11afSPaul Mackerras_GLOBAL(giveup_altivec) 70814cf11afSPaul Mackerras blr 70914cf11afSPaul Mackerras 71014cf11afSPaul Mackerras/* 71114cf11afSPaul Mackerras * extern void giveup_fpu(struct task_struct *prev) 71214cf11afSPaul Mackerras * 71314cf11afSPaul Mackerras * The 44x core does not have an FPU. 71414cf11afSPaul Mackerras */ 71514cf11afSPaul Mackerras#ifndef CONFIG_PPC_FPU 71614cf11afSPaul Mackerras_GLOBAL(giveup_fpu) 71714cf11afSPaul Mackerras blr 71814cf11afSPaul Mackerras#endif 71914cf11afSPaul Mackerras 72014cf11afSPaul Mackerras_GLOBAL(set_context) 72114cf11afSPaul Mackerras 72214cf11afSPaul Mackerras#ifdef CONFIG_BDI_SWITCH 72314cf11afSPaul Mackerras /* Context switch the PTE pointer for the Abatron BDI2000. 72414cf11afSPaul Mackerras * The PGDIR is the second parameter. 72514cf11afSPaul Mackerras */ 72614cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 72714cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 72814cf11afSPaul Mackerras stw r4, 0x4(r5) 72914cf11afSPaul Mackerras#endif 73014cf11afSPaul Mackerras mtspr SPRN_PID,r3 73114cf11afSPaul Mackerras isync /* Force context change */ 73214cf11afSPaul Mackerras blr 73314cf11afSPaul Mackerras 73414cf11afSPaul Mackerras/* 735795033c3SDave Kleikamp * Init CPU state. This is called at boot time or for secondary CPUs 736795033c3SDave Kleikamp * to setup initial TLB entries, setup IVORs, etc... 737e7f75ad0SDave Kleikamp * 738795033c3SDave Kleikamp */ 739795033c3SDave Kleikamp_GLOBAL(init_cpu_state) 740795033c3SDave Kleikamp mflr r22 741e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x 742e7f75ad0SDave Kleikamp /* We use the PVR to differenciate 44x cores from 476 */ 743e7f75ad0SDave Kleikamp mfspr r3,SPRN_PVR 744e7f75ad0SDave Kleikamp srwi r3,r3,16 745e7f75ad0SDave Kleikamp cmplwi cr0,r3,PVR_476@h 746e7f75ad0SDave Kleikamp beq head_start_47x 747b4e8c8ddSTorez Smith cmplwi cr0,r3,PVR_476_ISS@h 748b4e8c8ddSTorez Smith beq head_start_47x 749e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */ 750e7f75ad0SDave Kleikamp 751795033c3SDave Kleikamp/* 752795033c3SDave Kleikamp * In case the firmware didn't do it, we apply some workarounds 753795033c3SDave Kleikamp * that are good for all 440 core variants here 754795033c3SDave Kleikamp */ 755795033c3SDave Kleikamp mfspr r3,SPRN_CCR0 756795033c3SDave Kleikamp rlwinm r3,r3,0,0,27 /* disable icache prefetch */ 757795033c3SDave Kleikamp isync 758795033c3SDave Kleikamp mtspr SPRN_CCR0,r3 759795033c3SDave Kleikamp isync 760795033c3SDave Kleikamp sync 761795033c3SDave Kleikamp 762795033c3SDave Kleikamp/* 763e7f75ad0SDave Kleikamp * Set up the initial MMU state for 44x 764795033c3SDave Kleikamp * 765795033c3SDave Kleikamp * We are still executing code at the virtual address 766795033c3SDave Kleikamp * mappings set by the firmware for the base of RAM. 767795033c3SDave Kleikamp * 768795033c3SDave Kleikamp * We first invalidate all TLB entries but the one 769795033c3SDave Kleikamp * we are running from. We then load the KERNELBASE 770795033c3SDave Kleikamp * mappings so we can begin to use kernel addresses 771795033c3SDave Kleikamp * natively and so the interrupt vector locations are 772795033c3SDave Kleikamp * permanently pinned (necessary since Book E 773795033c3SDave Kleikamp * implementations always have translation enabled). 774795033c3SDave Kleikamp * 775795033c3SDave Kleikamp * TODO: Use the known TLB entry we are running from to 776795033c3SDave Kleikamp * determine which physical region we are located 777795033c3SDave Kleikamp * in. This can be used to determine where in RAM 778795033c3SDave Kleikamp * (on a shared CPU system) or PCI memory space 779795033c3SDave Kleikamp * (on a DRAMless system) we are located. 780795033c3SDave Kleikamp * For now, we assume a perfect world which means 781795033c3SDave Kleikamp * we are located at the base of DRAM (physical 0). 782795033c3SDave Kleikamp */ 783795033c3SDave Kleikamp 784795033c3SDave Kleikamp/* 785795033c3SDave Kleikamp * Search TLB for entry that we are currently using. 786795033c3SDave Kleikamp * Invalidate all entries but the one we are using. 787795033c3SDave Kleikamp */ 788795033c3SDave Kleikamp /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */ 789795033c3SDave Kleikamp mfspr r3,SPRN_PID /* Get PID */ 790795033c3SDave Kleikamp mfmsr r4 /* Get MSR */ 791795033c3SDave Kleikamp andi. r4,r4,MSR_IS@l /* TS=1? */ 792795033c3SDave Kleikamp beq wmmucr /* If not, leave STS=0 */ 793795033c3SDave Kleikamp oris r3,r3,PPC44x_MMUCR_STS@h /* Set STS=1 */ 794795033c3SDave Kleikampwmmucr: mtspr SPRN_MMUCR,r3 /* Put MMUCR */ 795795033c3SDave Kleikamp sync 796795033c3SDave Kleikamp 797795033c3SDave Kleikamp bl invstr /* Find our address */ 798795033c3SDave Kleikampinvstr: mflr r5 /* Make it accessible */ 799795033c3SDave Kleikamp tlbsx r23,0,r5 /* Find entry we are in */ 800795033c3SDave Kleikamp li r4,0 /* Start at TLB entry 0 */ 801795033c3SDave Kleikamp li r3,0 /* Set PAGEID inval value */ 802795033c3SDave Kleikamp1: cmpw r23,r4 /* Is this our entry? */ 803795033c3SDave Kleikamp beq skpinv /* If so, skip the inval */ 804795033c3SDave Kleikamp tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */ 805795033c3SDave Kleikampskpinv: addi r4,r4,1 /* Increment */ 806795033c3SDave Kleikamp cmpwi r4,64 /* Are we done? */ 807795033c3SDave Kleikamp bne 1b /* If not, repeat */ 808795033c3SDave Kleikamp isync /* If so, context change */ 809795033c3SDave Kleikamp 810795033c3SDave Kleikamp/* 811795033c3SDave Kleikamp * Configure and load pinned entry into TLB slot 63. 812795033c3SDave Kleikamp */ 813795033c3SDave Kleikamp 814795033c3SDave Kleikamp lis r3,PAGE_OFFSET@h 815795033c3SDave Kleikamp ori r3,r3,PAGE_OFFSET@l 816795033c3SDave Kleikamp 817795033c3SDave Kleikamp /* Kernel is at the base of RAM */ 818795033c3SDave Kleikamp li r4, 0 /* Load the kernel physical address */ 819795033c3SDave Kleikamp 820795033c3SDave Kleikamp /* Load the kernel PID = 0 */ 821795033c3SDave Kleikamp li r0,0 822795033c3SDave Kleikamp mtspr SPRN_PID,r0 823795033c3SDave Kleikamp sync 824795033c3SDave Kleikamp 825795033c3SDave Kleikamp /* Initialize MMUCR */ 826795033c3SDave Kleikamp li r5,0 827795033c3SDave Kleikamp mtspr SPRN_MMUCR,r5 828795033c3SDave Kleikamp sync 829795033c3SDave Kleikamp 830795033c3SDave Kleikamp /* pageid fields */ 831795033c3SDave Kleikamp clrrwi r3,r3,10 /* Mask off the effective page number */ 832795033c3SDave Kleikamp ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M 833795033c3SDave Kleikamp 834795033c3SDave Kleikamp /* xlat fields */ 835795033c3SDave Kleikamp clrrwi r4,r4,10 /* Mask off the real page number */ 836795033c3SDave Kleikamp /* ERPN is 0 for first 4GB page */ 837795033c3SDave Kleikamp 838795033c3SDave Kleikamp /* attrib fields */ 839795033c3SDave Kleikamp /* Added guarded bit to protect against speculative loads/stores */ 840795033c3SDave Kleikamp li r5,0 841795033c3SDave Kleikamp ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G) 842795033c3SDave Kleikamp 843795033c3SDave Kleikamp li r0,63 /* TLB slot 63 */ 844795033c3SDave Kleikamp 845795033c3SDave Kleikamp tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ 846795033c3SDave Kleikamp tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ 847795033c3SDave Kleikamp tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ 848795033c3SDave Kleikamp 849795033c3SDave Kleikamp /* Force context change */ 850795033c3SDave Kleikamp mfmsr r0 851795033c3SDave Kleikamp mtspr SPRN_SRR1, r0 852795033c3SDave Kleikamp lis r0,3f@h 853795033c3SDave Kleikamp ori r0,r0,3f@l 854795033c3SDave Kleikamp mtspr SPRN_SRR0,r0 855795033c3SDave Kleikamp sync 856795033c3SDave Kleikamp rfi 857795033c3SDave Kleikamp 858795033c3SDave Kleikamp /* If necessary, invalidate original entry we used */ 859795033c3SDave Kleikamp3: cmpwi r23,63 860795033c3SDave Kleikamp beq 4f 861795033c3SDave Kleikamp li r6,0 862795033c3SDave Kleikamp tlbwe r6,r23,PPC44x_TLB_PAGEID 863795033c3SDave Kleikamp isync 864795033c3SDave Kleikamp 865795033c3SDave Kleikamp4: 866795033c3SDave Kleikamp#ifdef CONFIG_PPC_EARLY_DEBUG_44x 867795033c3SDave Kleikamp /* Add UART mapping for early debug. */ 868795033c3SDave Kleikamp 869795033c3SDave Kleikamp /* pageid fields */ 870795033c3SDave Kleikamp lis r3,PPC44x_EARLY_DEBUG_VIRTADDR@h 871795033c3SDave Kleikamp ori r3,r3,PPC44x_TLB_VALID|PPC44x_TLB_TS|PPC44x_TLB_64K 872795033c3SDave Kleikamp 873795033c3SDave Kleikamp /* xlat fields */ 874795033c3SDave Kleikamp lis r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h 875795033c3SDave Kleikamp ori r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH 876795033c3SDave Kleikamp 877795033c3SDave Kleikamp /* attrib fields */ 878795033c3SDave Kleikamp li r5,(PPC44x_TLB_SW|PPC44x_TLB_SR|PPC44x_TLB_I|PPC44x_TLB_G) 879795033c3SDave Kleikamp li r0,62 /* TLB slot 0 */ 880795033c3SDave Kleikamp 881795033c3SDave Kleikamp tlbwe r3,r0,PPC44x_TLB_PAGEID 882795033c3SDave Kleikamp tlbwe r4,r0,PPC44x_TLB_XLAT 883795033c3SDave Kleikamp tlbwe r5,r0,PPC44x_TLB_ATTRIB 884795033c3SDave Kleikamp 885795033c3SDave Kleikamp /* Force context change */ 886795033c3SDave Kleikamp isync 887795033c3SDave Kleikamp#endif /* CONFIG_PPC_EARLY_DEBUG_44x */ 888795033c3SDave Kleikamp 889795033c3SDave Kleikamp /* Establish the interrupt vector offsets */ 890795033c3SDave Kleikamp SET_IVOR(0, CriticalInput); 891795033c3SDave Kleikamp SET_IVOR(1, MachineCheck); 892795033c3SDave Kleikamp SET_IVOR(2, DataStorage); 893795033c3SDave Kleikamp SET_IVOR(3, InstructionStorage); 894795033c3SDave Kleikamp SET_IVOR(4, ExternalInput); 895795033c3SDave Kleikamp SET_IVOR(5, Alignment); 896795033c3SDave Kleikamp SET_IVOR(6, Program); 897795033c3SDave Kleikamp SET_IVOR(7, FloatingPointUnavailable); 898795033c3SDave Kleikamp SET_IVOR(8, SystemCall); 899795033c3SDave Kleikamp SET_IVOR(9, AuxillaryProcessorUnavailable); 900795033c3SDave Kleikamp SET_IVOR(10, Decrementer); 901795033c3SDave Kleikamp SET_IVOR(11, FixedIntervalTimer); 902795033c3SDave Kleikamp SET_IVOR(12, WatchdogTimer); 903e7f75ad0SDave Kleikamp SET_IVOR(13, DataTLBError44x); 904e7f75ad0SDave Kleikamp SET_IVOR(14, InstructionTLBError44x); 905795033c3SDave Kleikamp SET_IVOR(15, DebugCrit); 906795033c3SDave Kleikamp 907e7f75ad0SDave Kleikamp b head_start_common 908e7f75ad0SDave Kleikamp 909e7f75ad0SDave Kleikamp 910e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x 911e7f75ad0SDave Kleikamp 912e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 913e7f75ad0SDave Kleikamp 914e7f75ad0SDave Kleikamp/* Entry point for secondary 47x processors */ 915e7f75ad0SDave Kleikamp_GLOBAL(start_secondary_47x) 916e7f75ad0SDave Kleikamp mr r24,r3 /* CPU number */ 917e7f75ad0SDave Kleikamp 918e7f75ad0SDave Kleikamp bl init_cpu_state 919e7f75ad0SDave Kleikamp 920e7f75ad0SDave Kleikamp /* Now we need to bolt the rest of kernel memory which 921e7f75ad0SDave Kleikamp * is done in C code. We must be careful because our task 922e7f75ad0SDave Kleikamp * struct or our stack can (and will probably) be out 923e7f75ad0SDave Kleikamp * of reach of the initial 256M TLB entry, so we use a 924e7f75ad0SDave Kleikamp * small temporary stack in .bss for that. This works 925e7f75ad0SDave Kleikamp * because only one CPU at a time can be in this code 926e7f75ad0SDave Kleikamp */ 927e7f75ad0SDave Kleikamp lis r1,temp_boot_stack@h 928e7f75ad0SDave Kleikamp ori r1,r1,temp_boot_stack@l 929e7f75ad0SDave Kleikamp addi r1,r1,1024-STACK_FRAME_OVERHEAD 930e7f75ad0SDave Kleikamp li r0,0 931e7f75ad0SDave Kleikamp stw r0,0(r1) 932e7f75ad0SDave Kleikamp bl mmu_init_secondary 933e7f75ad0SDave Kleikamp 934e7f75ad0SDave Kleikamp /* Now we can get our task struct and real stack pointer */ 935e7f75ad0SDave Kleikamp 936e7f75ad0SDave Kleikamp /* Get current_thread_info and current */ 937e7f75ad0SDave Kleikamp lis r1,secondary_ti@ha 938e7f75ad0SDave Kleikamp lwz r1,secondary_ti@l(r1) 939e7f75ad0SDave Kleikamp lwz r2,TI_TASK(r1) 940e7f75ad0SDave Kleikamp 941e7f75ad0SDave Kleikamp /* Current stack pointer */ 942e7f75ad0SDave Kleikamp addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 943e7f75ad0SDave Kleikamp li r0,0 944e7f75ad0SDave Kleikamp stw r0,0(r1) 945e7f75ad0SDave Kleikamp 946e7f75ad0SDave Kleikamp /* Kernel stack for exception entry in SPRG3 */ 947e7f75ad0SDave Kleikamp addi r4,r2,THREAD /* init task's THREAD */ 948e7f75ad0SDave Kleikamp mtspr SPRN_SPRG3,r4 949e7f75ad0SDave Kleikamp 950e7f75ad0SDave Kleikamp b start_secondary 951e7f75ad0SDave Kleikamp 952e7f75ad0SDave Kleikamp#endif /* CONFIG_SMP */ 953e7f75ad0SDave Kleikamp 954e7f75ad0SDave Kleikamp/* 955e7f75ad0SDave Kleikamp * Set up the initial MMU state for 44x 956e7f75ad0SDave Kleikamp * 957e7f75ad0SDave Kleikamp * We are still executing code at the virtual address 958e7f75ad0SDave Kleikamp * mappings set by the firmware for the base of RAM. 959e7f75ad0SDave Kleikamp */ 960e7f75ad0SDave Kleikamp 961e7f75ad0SDave Kleikamphead_start_47x: 962e7f75ad0SDave Kleikamp /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */ 963e7f75ad0SDave Kleikamp mfspr r3,SPRN_PID /* Get PID */ 964e7f75ad0SDave Kleikamp mfmsr r4 /* Get MSR */ 965e7f75ad0SDave Kleikamp andi. r4,r4,MSR_IS@l /* TS=1? */ 966e7f75ad0SDave Kleikamp beq 1f /* If not, leave STS=0 */ 967e7f75ad0SDave Kleikamp oris r3,r3,PPC47x_MMUCR_STS@h /* Set STS=1 */ 968e7f75ad0SDave Kleikamp1: mtspr SPRN_MMUCR,r3 /* Put MMUCR */ 969e7f75ad0SDave Kleikamp sync 970e7f75ad0SDave Kleikamp 971e7f75ad0SDave Kleikamp /* Find the entry we are running from */ 972e7f75ad0SDave Kleikamp bl 1f 973e7f75ad0SDave Kleikamp1: mflr r23 974e7f75ad0SDave Kleikamp tlbsx r23,0,r23 975e7f75ad0SDave Kleikamp tlbre r24,r23,0 976e7f75ad0SDave Kleikamp tlbre r25,r23,1 977e7f75ad0SDave Kleikamp tlbre r26,r23,2 978e7f75ad0SDave Kleikamp 979e7f75ad0SDave Kleikamp/* 980e7f75ad0SDave Kleikamp * Cleanup time 981e7f75ad0SDave Kleikamp */ 982e7f75ad0SDave Kleikamp 983e7f75ad0SDave Kleikamp /* Initialize MMUCR */ 984e7f75ad0SDave Kleikamp li r5,0 985e7f75ad0SDave Kleikamp mtspr SPRN_MMUCR,r5 986e7f75ad0SDave Kleikamp sync 987e7f75ad0SDave Kleikamp 988e7f75ad0SDave Kleikampclear_all_utlb_entries: 989e7f75ad0SDave Kleikamp 990e7f75ad0SDave Kleikamp #; Set initial values. 991e7f75ad0SDave Kleikamp 992e7f75ad0SDave Kleikamp addis r3,0,0x8000 993e7f75ad0SDave Kleikamp addi r4,0,0 994e7f75ad0SDave Kleikamp addi r5,0,0 995e7f75ad0SDave Kleikamp b clear_utlb_entry 996e7f75ad0SDave Kleikamp 997e7f75ad0SDave Kleikamp #; Align the loop to speed things up. 998e7f75ad0SDave Kleikamp 999e7f75ad0SDave Kleikamp .align 6 1000e7f75ad0SDave Kleikamp 1001e7f75ad0SDave Kleikampclear_utlb_entry: 1002e7f75ad0SDave Kleikamp 1003e7f75ad0SDave Kleikamp tlbwe r4,r3,0 1004e7f75ad0SDave Kleikamp tlbwe r5,r3,1 1005e7f75ad0SDave Kleikamp tlbwe r5,r3,2 1006e7f75ad0SDave Kleikamp addis r3,r3,0x2000 1007e7f75ad0SDave Kleikamp cmpwi r3,0 1008e7f75ad0SDave Kleikamp bne clear_utlb_entry 1009e7f75ad0SDave Kleikamp addis r3,0,0x8000 1010e7f75ad0SDave Kleikamp addis r4,r4,0x100 1011e7f75ad0SDave Kleikamp cmpwi r4,0 1012e7f75ad0SDave Kleikamp bne clear_utlb_entry 1013e7f75ad0SDave Kleikamp 1014e7f75ad0SDave Kleikamp #; Restore original entry. 1015e7f75ad0SDave Kleikamp 1016e7f75ad0SDave Kleikamp oris r23,r23,0x8000 /* specify the way */ 1017e7f75ad0SDave Kleikamp tlbwe r24,r23,0 1018e7f75ad0SDave Kleikamp tlbwe r25,r23,1 1019e7f75ad0SDave Kleikamp tlbwe r26,r23,2 1020e7f75ad0SDave Kleikamp 1021e7f75ad0SDave Kleikamp/* 1022e7f75ad0SDave Kleikamp * Configure and load pinned entry into TLB for the kernel core 1023e7f75ad0SDave Kleikamp */ 1024e7f75ad0SDave Kleikamp 1025e7f75ad0SDave Kleikamp lis r3,PAGE_OFFSET@h 1026e7f75ad0SDave Kleikamp ori r3,r3,PAGE_OFFSET@l 1027e7f75ad0SDave Kleikamp 1028e7f75ad0SDave Kleikamp /* Load the kernel PID = 0 */ 1029e7f75ad0SDave Kleikamp li r0,0 1030e7f75ad0SDave Kleikamp mtspr SPRN_PID,r0 1031e7f75ad0SDave Kleikamp sync 1032e7f75ad0SDave Kleikamp 1033e7f75ad0SDave Kleikamp /* Word 0 */ 1034e7f75ad0SDave Kleikamp clrrwi r3,r3,12 /* Mask off the effective page number */ 1035e7f75ad0SDave Kleikamp ori r3,r3,PPC47x_TLB0_VALID | PPC47x_TLB0_256M 1036e7f75ad0SDave Kleikamp 1037*9661534dSDave Kleikamp /* Word 1 - use r25. RPN is the same as the original entry */ 1038*9661534dSDave Kleikamp 1039e7f75ad0SDave Kleikamp /* Word 2 */ 1040e7f75ad0SDave Kleikamp li r5,0 1041e7f75ad0SDave Kleikamp ori r5,r5,PPC47x_TLB2_S_RWX 1042e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 1043e7f75ad0SDave Kleikamp ori r5,r5,PPC47x_TLB2_M 1044e7f75ad0SDave Kleikamp#endif 1045e7f75ad0SDave Kleikamp 1046e7f75ad0SDave Kleikamp /* We write to way 0 and bolted 0 */ 1047e7f75ad0SDave Kleikamp lis r0,0x8800 1048e7f75ad0SDave Kleikamp tlbwe r3,r0,0 1049*9661534dSDave Kleikamp tlbwe r25,r0,1 1050e7f75ad0SDave Kleikamp tlbwe r5,r0,2 1051e7f75ad0SDave Kleikamp 1052e7f75ad0SDave Kleikamp/* 1053e7f75ad0SDave Kleikamp * Configure SSPCR, ISPCR and USPCR for now to search everything, we can fix 1054e7f75ad0SDave Kleikamp * them up later 1055e7f75ad0SDave Kleikamp */ 1056e7f75ad0SDave Kleikamp LOAD_REG_IMMEDIATE(r3, 0x9abcdef0) 1057e7f75ad0SDave Kleikamp mtspr SPRN_SSPCR,r3 1058e7f75ad0SDave Kleikamp mtspr SPRN_USPCR,r3 1059e7f75ad0SDave Kleikamp LOAD_REG_IMMEDIATE(r3, 0x12345670) 1060e7f75ad0SDave Kleikamp mtspr SPRN_ISPCR,r3 1061e7f75ad0SDave Kleikamp 1062e7f75ad0SDave Kleikamp /* Force context change */ 1063e7f75ad0SDave Kleikamp mfmsr r0 1064e7f75ad0SDave Kleikamp mtspr SPRN_SRR1, r0 1065e7f75ad0SDave Kleikamp lis r0,3f@h 1066e7f75ad0SDave Kleikamp ori r0,r0,3f@l 1067e7f75ad0SDave Kleikamp mtspr SPRN_SRR0,r0 1068e7f75ad0SDave Kleikamp sync 1069e7f75ad0SDave Kleikamp rfi 1070e7f75ad0SDave Kleikamp 1071e7f75ad0SDave Kleikamp /* Invalidate original entry we used */ 1072e7f75ad0SDave Kleikamp3: 1073e7f75ad0SDave Kleikamp rlwinm r24,r24,0,21,19 /* clear the "valid" bit */ 1074e7f75ad0SDave Kleikamp tlbwe r24,r23,0 1075e7f75ad0SDave Kleikamp addi r24,0,0 1076e7f75ad0SDave Kleikamp tlbwe r24,r23,1 1077e7f75ad0SDave Kleikamp tlbwe r24,r23,2 1078e7f75ad0SDave Kleikamp isync /* Clear out the shadow TLB entries */ 1079e7f75ad0SDave Kleikamp 1080e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_EARLY_DEBUG_44x 1081e7f75ad0SDave Kleikamp /* Add UART mapping for early debug. */ 1082e7f75ad0SDave Kleikamp 1083e7f75ad0SDave Kleikamp /* Word 0 */ 1084e7f75ad0SDave Kleikamp lis r3,PPC44x_EARLY_DEBUG_VIRTADDR@h 1085e7f75ad0SDave Kleikamp ori r3,r3,PPC47x_TLB0_VALID | PPC47x_TLB0_TS | PPC47x_TLB0_1M 1086e7f75ad0SDave Kleikamp 1087e7f75ad0SDave Kleikamp /* Word 1 */ 1088e7f75ad0SDave Kleikamp lis r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h 1089e7f75ad0SDave Kleikamp ori r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH 1090e7f75ad0SDave Kleikamp 1091e7f75ad0SDave Kleikamp /* Word 2 */ 1092e7f75ad0SDave Kleikamp li r5,(PPC47x_TLB2_S_RW | PPC47x_TLB2_IMG) 1093e7f75ad0SDave Kleikamp 1094e7f75ad0SDave Kleikamp /* Bolted in way 0, bolt slot 5, we -hope- we don't hit the same 1095e7f75ad0SDave Kleikamp * congruence class as the kernel, we need to make sure of it at 1096e7f75ad0SDave Kleikamp * some point 1097e7f75ad0SDave Kleikamp */ 1098e7f75ad0SDave Kleikamp lis r0,0x8d00 1099e7f75ad0SDave Kleikamp tlbwe r3,r0,0 1100e7f75ad0SDave Kleikamp tlbwe r4,r0,1 1101e7f75ad0SDave Kleikamp tlbwe r5,r0,2 1102e7f75ad0SDave Kleikamp 1103e7f75ad0SDave Kleikamp /* Force context change */ 1104e7f75ad0SDave Kleikamp isync 1105e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_EARLY_DEBUG_44x */ 1106e7f75ad0SDave Kleikamp 1107e7f75ad0SDave Kleikamp /* Establish the interrupt vector offsets */ 1108e7f75ad0SDave Kleikamp SET_IVOR(0, CriticalInput); 1109e7f75ad0SDave Kleikamp SET_IVOR(1, MachineCheckA); 1110e7f75ad0SDave Kleikamp SET_IVOR(2, DataStorage); 1111e7f75ad0SDave Kleikamp SET_IVOR(3, InstructionStorage); 1112e7f75ad0SDave Kleikamp SET_IVOR(4, ExternalInput); 1113e7f75ad0SDave Kleikamp SET_IVOR(5, Alignment); 1114e7f75ad0SDave Kleikamp SET_IVOR(6, Program); 1115e7f75ad0SDave Kleikamp SET_IVOR(7, FloatingPointUnavailable); 1116e7f75ad0SDave Kleikamp SET_IVOR(8, SystemCall); 1117e7f75ad0SDave Kleikamp SET_IVOR(9, AuxillaryProcessorUnavailable); 1118e7f75ad0SDave Kleikamp SET_IVOR(10, Decrementer); 1119e7f75ad0SDave Kleikamp SET_IVOR(11, FixedIntervalTimer); 1120e7f75ad0SDave Kleikamp SET_IVOR(12, WatchdogTimer); 1121e7f75ad0SDave Kleikamp SET_IVOR(13, DataTLBError47x); 1122e7f75ad0SDave Kleikamp SET_IVOR(14, InstructionTLBError47x); 1123e7f75ad0SDave Kleikamp SET_IVOR(15, DebugCrit); 1124e7f75ad0SDave Kleikamp 1125e7f75ad0SDave Kleikamp /* We configure icbi to invalidate 128 bytes at a time since the 1126e7f75ad0SDave Kleikamp * current 32-bit kernel code isn't too happy with icache != dcache 1127e7f75ad0SDave Kleikamp * block size 1128e7f75ad0SDave Kleikamp */ 1129e7f75ad0SDave Kleikamp mfspr r3,SPRN_CCR0 1130e7f75ad0SDave Kleikamp oris r3,r3,0x0020 1131e7f75ad0SDave Kleikamp mtspr SPRN_CCR0,r3 1132e7f75ad0SDave Kleikamp isync 1133e7f75ad0SDave Kleikamp 1134e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */ 1135e7f75ad0SDave Kleikamp 1136e7f75ad0SDave Kleikamp/* 1137e7f75ad0SDave Kleikamp * Here we are back to code that is common between 44x and 47x 1138e7f75ad0SDave Kleikamp * 1139e7f75ad0SDave Kleikamp * We proceed to further kernel initialization and return to the 1140e7f75ad0SDave Kleikamp * main kernel entry 1141e7f75ad0SDave Kleikamp */ 1142e7f75ad0SDave Kleikamphead_start_common: 1143795033c3SDave Kleikamp /* Establish the interrupt vector base */ 1144795033c3SDave Kleikamp lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */ 1145795033c3SDave Kleikamp mtspr SPRN_IVPR,r4 1146795033c3SDave Kleikamp 1147*9661534dSDave Kleikamp /* 1148*9661534dSDave Kleikamp * If the kernel was loaded at a non-zero 256 MB page, we need to 1149*9661534dSDave Kleikamp * mask off the most significant 4 bits to get the relative address 1150*9661534dSDave Kleikamp * from the start of physical memory 1151*9661534dSDave Kleikamp */ 1152*9661534dSDave Kleikamp rlwinm r22,r22,0,4,31 1153*9661534dSDave Kleikamp addis r22,r22,PAGE_OFFSET@h 1154795033c3SDave Kleikamp mtlr r22 1155e7f75ad0SDave Kleikamp isync 1156795033c3SDave Kleikamp blr 1157795033c3SDave Kleikamp 1158795033c3SDave Kleikamp/* 115914cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. This stuff 116014cf11afSPaul Mackerras * goes at the beginning of the data segment, which is page-aligned. 116114cf11afSPaul Mackerras */ 116214cf11afSPaul Mackerras .data 1163ca9153a3SIlya Yanok .align PAGE_SHIFT 1164ea703ce2SKumar Gala .globl sdata 1165ea703ce2SKumar Galasdata: 1166ea703ce2SKumar Gala .globl empty_zero_page 1167ea703ce2SKumar Galaempty_zero_page: 1168ca9153a3SIlya Yanok .space PAGE_SIZE 116914cf11afSPaul Mackerras 117014cf11afSPaul Mackerras/* 117114cf11afSPaul Mackerras * To support >32-bit physical addresses, we use an 8KB pgdir. 117214cf11afSPaul Mackerras */ 1173ea703ce2SKumar Gala .globl swapper_pg_dir 1174ea703ce2SKumar Galaswapper_pg_dir: 1175bee86f14SKumar Gala .space PGD_TABLE_SIZE 117614cf11afSPaul Mackerras 117714cf11afSPaul Mackerras/* 117814cf11afSPaul Mackerras * Room for two PTE pointers, usually the kernel and current user pointers 117914cf11afSPaul Mackerras * to their respective root page table. 118014cf11afSPaul Mackerras */ 118114cf11afSPaul Mackerrasabatron_pteptrs: 118214cf11afSPaul Mackerras .space 8 1183e7f75ad0SDave Kleikamp 1184e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP 1185e7f75ad0SDave Kleikamp .align 12 1186e7f75ad0SDave Kleikamptemp_boot_stack: 1187e7f75ad0SDave Kleikamp .space 1024 1188e7f75ad0SDave Kleikamp#endif /* CONFIG_SMP */ 1189