114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * Kernel execution entry point code. 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org> 514cf11afSPaul Mackerras * Initial PowerPC version. 614cf11afSPaul Mackerras * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Rewritten for PReP 814cf11afSPaul Mackerras * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au> 914cf11afSPaul Mackerras * Low-level exception handers, MMU support, and rewrite. 1014cf11afSPaul Mackerras * Copyright (c) 1997 Dan Malek <dmalek@jlc.net> 1114cf11afSPaul Mackerras * PowerPC 8xx modifications. 1214cf11afSPaul Mackerras * Copyright (c) 1998-1999 TiVo, Inc. 1314cf11afSPaul Mackerras * PowerPC 403GCX modifications. 1414cf11afSPaul Mackerras * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> 1514cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 1614cf11afSPaul Mackerras * Copyright 2000 MontaVista Software Inc. 1714cf11afSPaul Mackerras * PPC405 modifications 1814cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 1914cf11afSPaul Mackerras * Author: MontaVista Software, Inc. 2014cf11afSPaul Mackerras * frank_rowand@mvista.com or source@mvista.com 2114cf11afSPaul Mackerras * debbie_chu@mvista.com 2214cf11afSPaul Mackerras * Copyright 2002-2005 MontaVista Software, Inc. 2314cf11afSPaul Mackerras * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org> 2414cf11afSPaul Mackerras * 2514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or modify it 2614cf11afSPaul Mackerras * under the terms of the GNU General Public License as published by the 2714cf11afSPaul Mackerras * Free Software Foundation; either version 2 of the License, or (at your 2814cf11afSPaul Mackerras * option) any later version. 2914cf11afSPaul Mackerras */ 3014cf11afSPaul Mackerras 3114cf11afSPaul Mackerras#include <asm/processor.h> 3214cf11afSPaul Mackerras#include <asm/page.h> 3314cf11afSPaul Mackerras#include <asm/mmu.h> 3414cf11afSPaul Mackerras#include <asm/pgtable.h> 3514cf11afSPaul Mackerras#include <asm/cputable.h> 3614cf11afSPaul Mackerras#include <asm/thread_info.h> 3714cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3814cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3914cf11afSPaul Mackerras#include "head_booke.h" 4014cf11afSPaul Mackerras 4114cf11afSPaul Mackerras 4214cf11afSPaul Mackerras/* As with the other PowerPC ports, it is expected that when code 4314cf11afSPaul Mackerras * execution begins here, the following registers contain valid, yet 4414cf11afSPaul Mackerras * optional, information: 4514cf11afSPaul Mackerras * 4614cf11afSPaul Mackerras * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.) 4714cf11afSPaul Mackerras * r4 - Starting address of the init RAM disk 4814cf11afSPaul Mackerras * r5 - Ending address of the init RAM disk 4914cf11afSPaul Mackerras * r6 - Start of kernel command line string (e.g. "mem=128") 5014cf11afSPaul Mackerras * r7 - End of kernel command line string 5114cf11afSPaul Mackerras * 5214cf11afSPaul Mackerras */ 53748a7683SKumar Gala .section .text.head, "ax" 54748a7683SKumar Gala_ENTRY(_stext); 55748a7683SKumar Gala_ENTRY(_start); 5614cf11afSPaul Mackerras /* 5714cf11afSPaul Mackerras * Reserve a word at a fixed location to store the address 5814cf11afSPaul Mackerras * of abatron_pteptrs 5914cf11afSPaul Mackerras */ 6014cf11afSPaul Mackerras nop 6114cf11afSPaul Mackerras/* 6214cf11afSPaul Mackerras * Save parameters we are passed 6314cf11afSPaul Mackerras */ 6414cf11afSPaul Mackerras mr r31,r3 6514cf11afSPaul Mackerras mr r30,r4 6614cf11afSPaul Mackerras mr r29,r5 6714cf11afSPaul Mackerras mr r28,r6 6814cf11afSPaul Mackerras mr r27,r7 6914cf11afSPaul Mackerras li r24,0 /* CPU number */ 7014cf11afSPaul Mackerras 7114cf11afSPaul Mackerras/* 7214cf11afSPaul Mackerras * Set up the initial MMU state 7314cf11afSPaul Mackerras * 7414cf11afSPaul Mackerras * We are still executing code at the virtual address 7514cf11afSPaul Mackerras * mappings set by the firmware for the base of RAM. 7614cf11afSPaul Mackerras * 7714cf11afSPaul Mackerras * We first invalidate all TLB entries but the one 7814cf11afSPaul Mackerras * we are running from. We then load the KERNELBASE 7914cf11afSPaul Mackerras * mappings so we can begin to use kernel addresses 8014cf11afSPaul Mackerras * natively and so the interrupt vector locations are 8114cf11afSPaul Mackerras * permanently pinned (necessary since Book E 8214cf11afSPaul Mackerras * implementations always have translation enabled). 8314cf11afSPaul Mackerras * 8414cf11afSPaul Mackerras * TODO: Use the known TLB entry we are running from to 8514cf11afSPaul Mackerras * determine which physical region we are located 8614cf11afSPaul Mackerras * in. This can be used to determine where in RAM 8714cf11afSPaul Mackerras * (on a shared CPU system) or PCI memory space 8814cf11afSPaul Mackerras * (on a DRAMless system) we are located. 8914cf11afSPaul Mackerras * For now, we assume a perfect world which means 9014cf11afSPaul Mackerras * we are located at the base of DRAM (physical 0). 9114cf11afSPaul Mackerras */ 9214cf11afSPaul Mackerras 9314cf11afSPaul Mackerras/* 9414cf11afSPaul Mackerras * Search TLB for entry that we are currently using. 9514cf11afSPaul Mackerras * Invalidate all entries but the one we are using. 9614cf11afSPaul Mackerras */ 9714cf11afSPaul Mackerras /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */ 9814cf11afSPaul Mackerras mfspr r3,SPRN_PID /* Get PID */ 9914cf11afSPaul Mackerras mfmsr r4 /* Get MSR */ 10014cf11afSPaul Mackerras andi. r4,r4,MSR_IS@l /* TS=1? */ 10114cf11afSPaul Mackerras beq wmmucr /* If not, leave STS=0 */ 10214cf11afSPaul Mackerras oris r3,r3,PPC44x_MMUCR_STS@h /* Set STS=1 */ 10314cf11afSPaul Mackerraswmmucr: mtspr SPRN_MMUCR,r3 /* Put MMUCR */ 10414cf11afSPaul Mackerras sync 10514cf11afSPaul Mackerras 10614cf11afSPaul Mackerras bl invstr /* Find our address */ 10714cf11afSPaul Mackerrasinvstr: mflr r5 /* Make it accessible */ 10814cf11afSPaul Mackerras tlbsx r23,0,r5 /* Find entry we are in */ 10914cf11afSPaul Mackerras li r4,0 /* Start at TLB entry 0 */ 11014cf11afSPaul Mackerras li r3,0 /* Set PAGEID inval value */ 11114cf11afSPaul Mackerras1: cmpw r23,r4 /* Is this our entry? */ 11214cf11afSPaul Mackerras beq skpinv /* If so, skip the inval */ 11314cf11afSPaul Mackerras tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */ 11414cf11afSPaul Mackerrasskpinv: addi r4,r4,1 /* Increment */ 11514cf11afSPaul Mackerras cmpwi r4,64 /* Are we done? */ 11614cf11afSPaul Mackerras bne 1b /* If not, repeat */ 11714cf11afSPaul Mackerras isync /* If so, context change */ 11814cf11afSPaul Mackerras 11914cf11afSPaul Mackerras/* 12014cf11afSPaul Mackerras * Configure and load pinned entry into TLB slot 63. 12114cf11afSPaul Mackerras */ 12214cf11afSPaul Mackerras 12357d7909eSDavid Gibson lis r3,PAGE_OFFSET@h 12457d7909eSDavid Gibson ori r3,r3,PAGE_OFFSET@l 12514cf11afSPaul Mackerras 12614cf11afSPaul Mackerras /* Kernel is at the base of RAM */ 12714cf11afSPaul Mackerras li r4, 0 /* Load the kernel physical address */ 12814cf11afSPaul Mackerras 12914cf11afSPaul Mackerras /* Load the kernel PID = 0 */ 13014cf11afSPaul Mackerras li r0,0 13114cf11afSPaul Mackerras mtspr SPRN_PID,r0 13214cf11afSPaul Mackerras sync 13314cf11afSPaul Mackerras 13414cf11afSPaul Mackerras /* Initialize MMUCR */ 13514cf11afSPaul Mackerras li r5,0 13614cf11afSPaul Mackerras mtspr SPRN_MMUCR,r5 13714cf11afSPaul Mackerras sync 13814cf11afSPaul Mackerras 13914cf11afSPaul Mackerras /* pageid fields */ 14014cf11afSPaul Mackerras clrrwi r3,r3,10 /* Mask off the effective page number */ 14114cf11afSPaul Mackerras ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M 14214cf11afSPaul Mackerras 14314cf11afSPaul Mackerras /* xlat fields */ 14414cf11afSPaul Mackerras clrrwi r4,r4,10 /* Mask off the real page number */ 14514cf11afSPaul Mackerras /* ERPN is 0 for first 4GB page */ 14614cf11afSPaul Mackerras 14714cf11afSPaul Mackerras /* attrib fields */ 14814cf11afSPaul Mackerras /* Added guarded bit to protect against speculative loads/stores */ 14914cf11afSPaul Mackerras li r5,0 15014cf11afSPaul Mackerras ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G) 15114cf11afSPaul Mackerras 15214cf11afSPaul Mackerras li r0,63 /* TLB slot 63 */ 15314cf11afSPaul Mackerras 15414cf11afSPaul Mackerras tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ 15514cf11afSPaul Mackerras tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ 15614cf11afSPaul Mackerras tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ 15714cf11afSPaul Mackerras 15814cf11afSPaul Mackerras /* Force context change */ 15914cf11afSPaul Mackerras mfmsr r0 16014cf11afSPaul Mackerras mtspr SPRN_SRR1, r0 16114cf11afSPaul Mackerras lis r0,3f@h 16214cf11afSPaul Mackerras ori r0,r0,3f@l 16314cf11afSPaul Mackerras mtspr SPRN_SRR0,r0 16414cf11afSPaul Mackerras sync 16514cf11afSPaul Mackerras rfi 16614cf11afSPaul Mackerras 16714cf11afSPaul Mackerras /* If necessary, invalidate original entry we used */ 16814cf11afSPaul Mackerras3: cmpwi r23,63 16914cf11afSPaul Mackerras beq 4f 17014cf11afSPaul Mackerras li r6,0 17114cf11afSPaul Mackerras tlbwe r6,r23,PPC44x_TLB_PAGEID 17214cf11afSPaul Mackerras isync 17314cf11afSPaul Mackerras 17414cf11afSPaul Mackerras4: 175d9b55a03SDavid Gibson#ifdef CONFIG_PPC_EARLY_DEBUG_44x 176d9b55a03SDavid Gibson /* Add UART mapping for early debug. */ 177d9b55a03SDavid Gibson 17814cf11afSPaul Mackerras /* pageid fields */ 179d9b55a03SDavid Gibson lis r3,PPC44x_EARLY_DEBUG_VIRTADDR@h 180d9b55a03SDavid Gibson ori r3,r3,PPC44x_TLB_VALID|PPC44x_TLB_TS|PPC44x_TLB_64K 18114cf11afSPaul Mackerras 18214cf11afSPaul Mackerras /* xlat fields */ 183d9b55a03SDavid Gibson lis r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h 184d9b55a03SDavid Gibson ori r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH 18514cf11afSPaul Mackerras 18614cf11afSPaul Mackerras /* attrib fields */ 187d9b55a03SDavid Gibson li r5,(PPC44x_TLB_SW|PPC44x_TLB_SR|PPC44x_TLB_I|PPC44x_TLB_G) 188d9b55a03SDavid Gibson li r0,62 /* TLB slot 0 */ 18914cf11afSPaul Mackerras 190d9b55a03SDavid Gibson tlbwe r3,r0,PPC44x_TLB_PAGEID 191d9b55a03SDavid Gibson tlbwe r4,r0,PPC44x_TLB_XLAT 192d9b55a03SDavid Gibson tlbwe r5,r0,PPC44x_TLB_ATTRIB 19314cf11afSPaul Mackerras 19414cf11afSPaul Mackerras /* Force context change */ 19514cf11afSPaul Mackerras isync 196d9b55a03SDavid Gibson#endif /* CONFIG_PPC_EARLY_DEBUG_44x */ 19714cf11afSPaul Mackerras 19814cf11afSPaul Mackerras /* Establish the interrupt vector offsets */ 19914cf11afSPaul Mackerras SET_IVOR(0, CriticalInput); 20014cf11afSPaul Mackerras SET_IVOR(1, MachineCheck); 20114cf11afSPaul Mackerras SET_IVOR(2, DataStorage); 20214cf11afSPaul Mackerras SET_IVOR(3, InstructionStorage); 20314cf11afSPaul Mackerras SET_IVOR(4, ExternalInput); 20414cf11afSPaul Mackerras SET_IVOR(5, Alignment); 20514cf11afSPaul Mackerras SET_IVOR(6, Program); 20614cf11afSPaul Mackerras SET_IVOR(7, FloatingPointUnavailable); 20714cf11afSPaul Mackerras SET_IVOR(8, SystemCall); 20814cf11afSPaul Mackerras SET_IVOR(9, AuxillaryProcessorUnavailable); 20914cf11afSPaul Mackerras SET_IVOR(10, Decrementer); 21014cf11afSPaul Mackerras SET_IVOR(11, FixedIntervalTimer); 21114cf11afSPaul Mackerras SET_IVOR(12, WatchdogTimer); 21214cf11afSPaul Mackerras SET_IVOR(13, DataTLBError); 21314cf11afSPaul Mackerras SET_IVOR(14, InstructionTLBError); 214eb0cd5fdSKumar Gala SET_IVOR(15, DebugCrit); 21514cf11afSPaul Mackerras 21614cf11afSPaul Mackerras /* Establish the interrupt vector base */ 21714cf11afSPaul Mackerras lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */ 21814cf11afSPaul Mackerras mtspr SPRN_IVPR,r4 21914cf11afSPaul Mackerras 22014cf11afSPaul Mackerras /* 22114cf11afSPaul Mackerras * This is where the main kernel code starts. 22214cf11afSPaul Mackerras */ 22314cf11afSPaul Mackerras 22414cf11afSPaul Mackerras /* ptr to current */ 22514cf11afSPaul Mackerras lis r2,init_task@h 22614cf11afSPaul Mackerras ori r2,r2,init_task@l 22714cf11afSPaul Mackerras 22814cf11afSPaul Mackerras /* ptr to current thread */ 22914cf11afSPaul Mackerras addi r4,r2,THREAD /* init task's THREAD */ 23014cf11afSPaul Mackerras mtspr SPRN_SPRG3,r4 23114cf11afSPaul Mackerras 23214cf11afSPaul Mackerras /* stack */ 23314cf11afSPaul Mackerras lis r1,init_thread_union@h 23414cf11afSPaul Mackerras ori r1,r1,init_thread_union@l 23514cf11afSPaul Mackerras li r0,0 23614cf11afSPaul Mackerras stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1) 23714cf11afSPaul Mackerras 23814cf11afSPaul Mackerras bl early_init 23914cf11afSPaul Mackerras 24014cf11afSPaul Mackerras/* 24114cf11afSPaul Mackerras * Decide what sort of machine this is and initialize the MMU. 24214cf11afSPaul Mackerras */ 24314cf11afSPaul Mackerras mr r3,r31 24414cf11afSPaul Mackerras mr r4,r30 24514cf11afSPaul Mackerras mr r5,r29 24614cf11afSPaul Mackerras mr r6,r28 24714cf11afSPaul Mackerras mr r7,r27 24814cf11afSPaul Mackerras bl machine_init 24914cf11afSPaul Mackerras bl MMU_init 25014cf11afSPaul Mackerras 25114cf11afSPaul Mackerras /* Setup PTE pointers for the Abatron bdiGDB */ 25214cf11afSPaul Mackerras lis r6, swapper_pg_dir@h 25314cf11afSPaul Mackerras ori r6, r6, swapper_pg_dir@l 25414cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 25514cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 25614cf11afSPaul Mackerras lis r4, KERNELBASE@h 25714cf11afSPaul Mackerras ori r4, r4, KERNELBASE@l 25814cf11afSPaul Mackerras stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */ 25914cf11afSPaul Mackerras stw r6, 0(r5) 26014cf11afSPaul Mackerras 26114cf11afSPaul Mackerras /* Let's move on */ 26214cf11afSPaul Mackerras lis r4,start_kernel@h 26314cf11afSPaul Mackerras ori r4,r4,start_kernel@l 26414cf11afSPaul Mackerras lis r3,MSR_KERNEL@h 26514cf11afSPaul Mackerras ori r3,r3,MSR_KERNEL@l 26614cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 26714cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 26814cf11afSPaul Mackerras rfi /* change context and jump to start_kernel */ 26914cf11afSPaul Mackerras 27014cf11afSPaul Mackerras/* 27114cf11afSPaul Mackerras * Interrupt vector entry code 27214cf11afSPaul Mackerras * 27314cf11afSPaul Mackerras * The Book E MMUs are always on so we don't need to handle 27414cf11afSPaul Mackerras * interrupts in real mode as with previous PPC processors. In 27514cf11afSPaul Mackerras * this case we handle interrupts in the kernel virtual address 27614cf11afSPaul Mackerras * space. 27714cf11afSPaul Mackerras * 27814cf11afSPaul Mackerras * Interrupt vectors are dynamically placed relative to the 27914cf11afSPaul Mackerras * interrupt prefix as determined by the address of interrupt_base. 28014cf11afSPaul Mackerras * The interrupt vectors offsets are programmed using the labels 28114cf11afSPaul Mackerras * for each interrupt vector entry. 28214cf11afSPaul Mackerras * 28314cf11afSPaul Mackerras * Interrupt vectors must be aligned on a 16 byte boundary. 28414cf11afSPaul Mackerras * We align on a 32 byte cache line boundary for good measure. 28514cf11afSPaul Mackerras */ 28614cf11afSPaul Mackerras 28714cf11afSPaul Mackerrasinterrupt_base: 28814cf11afSPaul Mackerras /* Critical Input Interrupt */ 289dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception) 29014cf11afSPaul Mackerras 29114cf11afSPaul Mackerras /* Machine Check Interrupt */ 292dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception) 29347c0bd1aSBenjamin Herrenschmidt MCHECK_EXCEPTION(0x0210, MachineCheckA, machine_check_exception) 29414cf11afSPaul Mackerras 29514cf11afSPaul Mackerras /* Data Storage Interrupt */ 296*1bc54c03SBenjamin Herrenschmidt DATA_STORAGE_EXCEPTION 29714cf11afSPaul Mackerras 29814cf11afSPaul Mackerras /* Instruction Storage Interrupt */ 29914cf11afSPaul Mackerras INSTRUCTION_STORAGE_EXCEPTION 30014cf11afSPaul Mackerras 30114cf11afSPaul Mackerras /* External Input Interrupt */ 30214cf11afSPaul Mackerras EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE) 30314cf11afSPaul Mackerras 30414cf11afSPaul Mackerras /* Alignment Interrupt */ 30514cf11afSPaul Mackerras ALIGNMENT_EXCEPTION 30614cf11afSPaul Mackerras 30714cf11afSPaul Mackerras /* Program Interrupt */ 30814cf11afSPaul Mackerras PROGRAM_EXCEPTION 30914cf11afSPaul Mackerras 31014cf11afSPaul Mackerras /* Floating Point Unavailable Interrupt */ 31114cf11afSPaul Mackerras#ifdef CONFIG_PPC_FPU 31214cf11afSPaul Mackerras FP_UNAVAILABLE_EXCEPTION 31314cf11afSPaul Mackerras#else 314dc1c1ca3SStephen Rothwell EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE) 31514cf11afSPaul Mackerras#endif 31614cf11afSPaul Mackerras /* System Call Interrupt */ 31714cf11afSPaul Mackerras START_EXCEPTION(SystemCall) 31814cf11afSPaul Mackerras NORMAL_EXCEPTION_PROLOG 31914cf11afSPaul Mackerras EXC_XFER_EE_LITE(0x0c00, DoSyscall) 32014cf11afSPaul Mackerras 32114cf11afSPaul Mackerras /* Auxillary Processor Unavailable Interrupt */ 322dc1c1ca3SStephen Rothwell EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE) 32314cf11afSPaul Mackerras 32414cf11afSPaul Mackerras /* Decrementer Interrupt */ 32514cf11afSPaul Mackerras DECREMENTER_EXCEPTION 32614cf11afSPaul Mackerras 32714cf11afSPaul Mackerras /* Fixed Internal Timer Interrupt */ 32814cf11afSPaul Mackerras /* TODO: Add FIT support */ 329dc1c1ca3SStephen Rothwell EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE) 33014cf11afSPaul Mackerras 33114cf11afSPaul Mackerras /* Watchdog Timer Interrupt */ 33214cf11afSPaul Mackerras /* TODO: Add watchdog support */ 33314cf11afSPaul Mackerras#ifdef CONFIG_BOOKE_WDT 33414cf11afSPaul Mackerras CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException) 33514cf11afSPaul Mackerras#else 336dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception) 33714cf11afSPaul Mackerras#endif 33814cf11afSPaul Mackerras 33914cf11afSPaul Mackerras /* Data TLB Error Interrupt */ 34014cf11afSPaul Mackerras START_EXCEPTION(DataTLBError) 34114cf11afSPaul Mackerras mtspr SPRN_SPRG0, r10 /* Save some working registers */ 34214cf11afSPaul Mackerras mtspr SPRN_SPRG1, r11 34314cf11afSPaul Mackerras mtspr SPRN_SPRG4W, r12 34414cf11afSPaul Mackerras mtspr SPRN_SPRG5W, r13 34514cf11afSPaul Mackerras mfcr r11 34614cf11afSPaul Mackerras mtspr SPRN_SPRG7W, r11 34714cf11afSPaul Mackerras mfspr r10, SPRN_DEAR /* Get faulting address */ 34814cf11afSPaul Mackerras 34914cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 35014cf11afSPaul Mackerras * kernel page tables. 35114cf11afSPaul Mackerras */ 3528a13c4f9SKumar Gala lis r11, PAGE_OFFSET@h 35314cf11afSPaul Mackerras cmplw r10, r11 35414cf11afSPaul Mackerras blt+ 3f 35514cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 35614cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 35714cf11afSPaul Mackerras 35814cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 35914cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 36014cf11afSPaul Mackerras 36114cf11afSPaul Mackerras b 4f 36214cf11afSPaul Mackerras 36314cf11afSPaul Mackerras /* Get the PGD for the current thread */ 36414cf11afSPaul Mackerras3: 36514cf11afSPaul Mackerras mfspr r11,SPRN_SPRG3 36614cf11afSPaul Mackerras lwz r11,PGDIR(r11) 36714cf11afSPaul Mackerras 36814cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 36914cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 37014cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 37114cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 37214cf11afSPaul Mackerras 37314cf11afSPaul Mackerras4: 37414cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 37514cf11afSPaul Mackerras 376*1bc54c03SBenjamin Herrenschmidt /* Mask of required permission bits. Note that while we 377*1bc54c03SBenjamin Herrenschmidt * do copy ESR:ST to _PAGE_RW position as trying to write 378*1bc54c03SBenjamin Herrenschmidt * to an RO page is pretty common, we don't do it with 379*1bc54c03SBenjamin Herrenschmidt * _PAGE_DIRTY. We could do it, but it's a fairly rare 380*1bc54c03SBenjamin Herrenschmidt * event so I'd rather take the overhead when it happens 381*1bc54c03SBenjamin Herrenschmidt * rather than adding an instruction here. We should measure 382*1bc54c03SBenjamin Herrenschmidt * whether the whole thing is worth it in the first place 383*1bc54c03SBenjamin Herrenschmidt * as we could avoid loading SPRN_ESR completely in the first 384*1bc54c03SBenjamin Herrenschmidt * place... 385*1bc54c03SBenjamin Herrenschmidt * 386*1bc54c03SBenjamin Herrenschmidt * TODO: Is it worth doing that mfspr & rlwimi in the first 387*1bc54c03SBenjamin Herrenschmidt * place or can we save a couple of instructions here ? 388*1bc54c03SBenjamin Herrenschmidt */ 389*1bc54c03SBenjamin Herrenschmidt mfspr r12,SPRN_ESR 390*1bc54c03SBenjamin Herrenschmidt li r13,_PAGE_PRESENT|_PAGE_ACCESSED 391*1bc54c03SBenjamin Herrenschmidt rlwimi r13,r12,10,30,30 392*1bc54c03SBenjamin Herrenschmidt 393*1bc54c03SBenjamin Herrenschmidt /* Load the PTE */ 39414cf11afSPaul Mackerras rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ 39514cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 39614cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 39714cf11afSPaul Mackerras beq 2f /* Bail if no table */ 39814cf11afSPaul Mackerras 39914cf11afSPaul Mackerras rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ 400*1bc54c03SBenjamin Herrenschmidt lwz r11, 0(r12) /* Get high word of pte entry */ 401*1bc54c03SBenjamin Herrenschmidt lwz r12, 4(r12) /* Get low word of pte entry */ 40214cf11afSPaul Mackerras 403*1bc54c03SBenjamin Herrenschmidt lis r10,tlb_44x_index@ha 404*1bc54c03SBenjamin Herrenschmidt 405*1bc54c03SBenjamin Herrenschmidt andc. r13,r13,r12 /* Check permission */ 406*1bc54c03SBenjamin Herrenschmidt 407*1bc54c03SBenjamin Herrenschmidt /* Load the next available TLB index */ 408*1bc54c03SBenjamin Herrenschmidt lwz r13,tlb_44x_index@l(r10) 409*1bc54c03SBenjamin Herrenschmidt 410*1bc54c03SBenjamin Herrenschmidt bne 2f /* Bail if permission mismach */ 411*1bc54c03SBenjamin Herrenschmidt 412*1bc54c03SBenjamin Herrenschmidt /* Increment, rollover, and store TLB index */ 413*1bc54c03SBenjamin Herrenschmidt addi r13,r13,1 414*1bc54c03SBenjamin Herrenschmidt 415*1bc54c03SBenjamin Herrenschmidt /* Compare with watermark (instruction gets patched) */ 416*1bc54c03SBenjamin Herrenschmidt .globl tlb_44x_patch_hwater_D 417*1bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_D: 418*1bc54c03SBenjamin Herrenschmidt cmpwi 0,r13,1 /* reserve entries */ 419*1bc54c03SBenjamin Herrenschmidt ble 5f 420*1bc54c03SBenjamin Herrenschmidt li r13,0 421*1bc54c03SBenjamin Herrenschmidt5: 422*1bc54c03SBenjamin Herrenschmidt /* Store the next available TLB index */ 423*1bc54c03SBenjamin Herrenschmidt stw r13,tlb_44x_index@l(r10) 424*1bc54c03SBenjamin Herrenschmidt 425*1bc54c03SBenjamin Herrenschmidt /* Re-load the faulting address */ 426*1bc54c03SBenjamin Herrenschmidt mfspr r10,SPRN_DEAR 42714cf11afSPaul Mackerras 42814cf11afSPaul Mackerras /* Jump to common tlb load */ 42914cf11afSPaul Mackerras b finish_tlb_load 43014cf11afSPaul Mackerras 43114cf11afSPaul Mackerras2: 43214cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 43314cf11afSPaul Mackerras * and call the heavyweights to help us out. 43414cf11afSPaul Mackerras */ 43514cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 43614cf11afSPaul Mackerras mtcr r11 43714cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 43814cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 43914cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 44014cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 441*1bc54c03SBenjamin Herrenschmidt b DataStorage 44214cf11afSPaul Mackerras 44314cf11afSPaul Mackerras /* Instruction TLB Error Interrupt */ 44414cf11afSPaul Mackerras /* 44514cf11afSPaul Mackerras * Nearly the same as above, except we get our 44614cf11afSPaul Mackerras * information from different registers and bailout 44714cf11afSPaul Mackerras * to a different point. 44814cf11afSPaul Mackerras */ 44914cf11afSPaul Mackerras START_EXCEPTION(InstructionTLBError) 45014cf11afSPaul Mackerras mtspr SPRN_SPRG0, r10 /* Save some working registers */ 45114cf11afSPaul Mackerras mtspr SPRN_SPRG1, r11 45214cf11afSPaul Mackerras mtspr SPRN_SPRG4W, r12 45314cf11afSPaul Mackerras mtspr SPRN_SPRG5W, r13 45414cf11afSPaul Mackerras mfcr r11 45514cf11afSPaul Mackerras mtspr SPRN_SPRG7W, r11 45614cf11afSPaul Mackerras mfspr r10, SPRN_SRR0 /* Get faulting address */ 45714cf11afSPaul Mackerras 45814cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 45914cf11afSPaul Mackerras * kernel page tables. 46014cf11afSPaul Mackerras */ 4618a13c4f9SKumar Gala lis r11, PAGE_OFFSET@h 46214cf11afSPaul Mackerras cmplw r10, r11 46314cf11afSPaul Mackerras blt+ 3f 46414cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 46514cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 46614cf11afSPaul Mackerras 46714cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 46814cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 46914cf11afSPaul Mackerras 47014cf11afSPaul Mackerras b 4f 47114cf11afSPaul Mackerras 47214cf11afSPaul Mackerras /* Get the PGD for the current thread */ 47314cf11afSPaul Mackerras3: 47414cf11afSPaul Mackerras mfspr r11,SPRN_SPRG3 47514cf11afSPaul Mackerras lwz r11,PGDIR(r11) 47614cf11afSPaul Mackerras 47714cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 47814cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 47914cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 48014cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 48114cf11afSPaul Mackerras 48214cf11afSPaul Mackerras4: 48314cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 48414cf11afSPaul Mackerras 485*1bc54c03SBenjamin Herrenschmidt /* Make up the required permissions */ 486*1bc54c03SBenjamin Herrenschmidt li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_HWEXEC 487*1bc54c03SBenjamin Herrenschmidt 48814cf11afSPaul Mackerras rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ 48914cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 49014cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 49114cf11afSPaul Mackerras beq 2f /* Bail if no table */ 49214cf11afSPaul Mackerras 49314cf11afSPaul Mackerras rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ 494*1bc54c03SBenjamin Herrenschmidt lwz r11, 0(r12) /* Get high word of pte entry */ 495*1bc54c03SBenjamin Herrenschmidt lwz r12, 4(r12) /* Get low word of pte entry */ 49614cf11afSPaul Mackerras 497*1bc54c03SBenjamin Herrenschmidt lis r10,tlb_44x_index@ha 498*1bc54c03SBenjamin Herrenschmidt 499*1bc54c03SBenjamin Herrenschmidt andc. r13,r13,r12 /* Check permission */ 500*1bc54c03SBenjamin Herrenschmidt 501*1bc54c03SBenjamin Herrenschmidt /* Load the next available TLB index */ 502*1bc54c03SBenjamin Herrenschmidt lwz r13,tlb_44x_index@l(r10) 503*1bc54c03SBenjamin Herrenschmidt 504*1bc54c03SBenjamin Herrenschmidt bne 2f /* Bail if permission mismach */ 505*1bc54c03SBenjamin Herrenschmidt 506*1bc54c03SBenjamin Herrenschmidt /* Increment, rollover, and store TLB index */ 507*1bc54c03SBenjamin Herrenschmidt addi r13,r13,1 508*1bc54c03SBenjamin Herrenschmidt 509*1bc54c03SBenjamin Herrenschmidt /* Compare with watermark (instruction gets patched) */ 510*1bc54c03SBenjamin Herrenschmidt .globl tlb_44x_patch_hwater_I 511*1bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_I: 512*1bc54c03SBenjamin Herrenschmidt cmpwi 0,r13,1 /* reserve entries */ 513*1bc54c03SBenjamin Herrenschmidt ble 5f 514*1bc54c03SBenjamin Herrenschmidt li r13,0 515*1bc54c03SBenjamin Herrenschmidt5: 516*1bc54c03SBenjamin Herrenschmidt /* Store the next available TLB index */ 517*1bc54c03SBenjamin Herrenschmidt stw r13,tlb_44x_index@l(r10) 518*1bc54c03SBenjamin Herrenschmidt 519*1bc54c03SBenjamin Herrenschmidt /* Re-load the faulting address */ 520*1bc54c03SBenjamin Herrenschmidt mfspr r10,SPRN_SRR0 52114cf11afSPaul Mackerras 52214cf11afSPaul Mackerras /* Jump to common TLB load point */ 52314cf11afSPaul Mackerras b finish_tlb_load 52414cf11afSPaul Mackerras 52514cf11afSPaul Mackerras2: 52614cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 52714cf11afSPaul Mackerras * and call the heavyweights to help us out. 52814cf11afSPaul Mackerras */ 52914cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 53014cf11afSPaul Mackerras mtcr r11 53114cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 53214cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 53314cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 53414cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 53514cf11afSPaul Mackerras b InstructionStorage 53614cf11afSPaul Mackerras 53714cf11afSPaul Mackerras /* Debug Interrupt */ 538eb0cd5fdSKumar Gala DEBUG_CRIT_EXCEPTION 53914cf11afSPaul Mackerras 54014cf11afSPaul Mackerras/* 54114cf11afSPaul Mackerras * Local functions 54214cf11afSPaul Mackerras */ 54314cf11afSPaul Mackerras 54414cf11afSPaul Mackerras/* 54514cf11afSPaul Mackerras 54614cf11afSPaul Mackerras * Both the instruction and data TLB miss get to this 54714cf11afSPaul Mackerras * point to load the TLB. 54814cf11afSPaul Mackerras * r10 - EA of fault 549*1bc54c03SBenjamin Herrenschmidt * r11 - PTE high word value 550*1bc54c03SBenjamin Herrenschmidt * r12 - PTE low word value 551*1bc54c03SBenjamin Herrenschmidt * r13 - TLB index 55214cf11afSPaul Mackerras * MMUCR - loaded with proper value when we get here 55314cf11afSPaul Mackerras * Upon exit, we reload everything and RFI. 55414cf11afSPaul Mackerras */ 55514cf11afSPaul Mackerrasfinish_tlb_load: 556*1bc54c03SBenjamin Herrenschmidt /* Combine RPN & ERPN an write WS 0 */ 557*1bc54c03SBenjamin Herrenschmidt rlwimi r11,r12,0,0,19 558*1bc54c03SBenjamin Herrenschmidt tlbwe r11,r13,PPC44x_TLB_XLAT 55914cf11afSPaul Mackerras 56014cf11afSPaul Mackerras /* 561*1bc54c03SBenjamin Herrenschmidt * Create WS1. This is the faulting address (EPN), 56214cf11afSPaul Mackerras * page size, and valid flag. 56314cf11afSPaul Mackerras */ 56414cf11afSPaul Mackerras li r11,PPC44x_TLB_VALID | PPC44x_TLB_4K 56514cf11afSPaul Mackerras rlwimi r10,r11,0,20,31 /* Insert valid and page size*/ 56614cf11afSPaul Mackerras tlbwe r10,r13,PPC44x_TLB_PAGEID /* Write PAGEID */ 56714cf11afSPaul Mackerras 568*1bc54c03SBenjamin Herrenschmidt /* And WS 2 */ 569*1bc54c03SBenjamin Herrenschmidt li r10,0xf85 /* Mask to apply from PTE */ 570*1bc54c03SBenjamin Herrenschmidt rlwimi r10,r12,29,30,30 /* DIRTY -> SW position */ 571*1bc54c03SBenjamin Herrenschmidt and r11,r12,r10 /* Mask PTE bits to keep */ 572*1bc54c03SBenjamin Herrenschmidt andi. r10,r12,_PAGE_USER /* User page ? */ 573*1bc54c03SBenjamin Herrenschmidt beq 1f /* nope, leave U bits empty */ 574*1bc54c03SBenjamin Herrenschmidt rlwimi r11,r11,3,26,28 /* yes, copy S bits to U */ 575*1bc54c03SBenjamin Herrenschmidt1: tlbwe r11,r13,PPC44x_TLB_ATTRIB /* Write ATTRIB */ 57614cf11afSPaul Mackerras 57714cf11afSPaul Mackerras /* Done...restore registers and get out of here. 57814cf11afSPaul Mackerras */ 57914cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 58014cf11afSPaul Mackerras mtcr r11 58114cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 58214cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 58314cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 58414cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 58514cf11afSPaul Mackerras rfi /* Force context change */ 58614cf11afSPaul Mackerras 58714cf11afSPaul Mackerras/* 58814cf11afSPaul Mackerras * Global functions 58914cf11afSPaul Mackerras */ 59014cf11afSPaul Mackerras 59114cf11afSPaul Mackerras/* 59247c0bd1aSBenjamin Herrenschmidt * Adjust the machine check IVOR on 440A cores 59347c0bd1aSBenjamin Herrenschmidt */ 59447c0bd1aSBenjamin Herrenschmidt_GLOBAL(__fixup_440A_mcheck) 59547c0bd1aSBenjamin Herrenschmidt li r3,MachineCheckA@l 59647c0bd1aSBenjamin Herrenschmidt mtspr SPRN_IVOR1,r3 59747c0bd1aSBenjamin Herrenschmidt sync 59847c0bd1aSBenjamin Herrenschmidt blr 59947c0bd1aSBenjamin Herrenschmidt 60047c0bd1aSBenjamin Herrenschmidt/* 60114cf11afSPaul Mackerras * extern void giveup_altivec(struct task_struct *prev) 60214cf11afSPaul Mackerras * 60314cf11afSPaul Mackerras * The 44x core does not have an AltiVec unit. 60414cf11afSPaul Mackerras */ 60514cf11afSPaul Mackerras_GLOBAL(giveup_altivec) 60614cf11afSPaul Mackerras blr 60714cf11afSPaul Mackerras 60814cf11afSPaul Mackerras/* 60914cf11afSPaul Mackerras * extern void giveup_fpu(struct task_struct *prev) 61014cf11afSPaul Mackerras * 61114cf11afSPaul Mackerras * The 44x core does not have an FPU. 61214cf11afSPaul Mackerras */ 61314cf11afSPaul Mackerras#ifndef CONFIG_PPC_FPU 61414cf11afSPaul Mackerras_GLOBAL(giveup_fpu) 61514cf11afSPaul Mackerras blr 61614cf11afSPaul Mackerras#endif 61714cf11afSPaul Mackerras 61814cf11afSPaul Mackerras_GLOBAL(set_context) 61914cf11afSPaul Mackerras 62014cf11afSPaul Mackerras#ifdef CONFIG_BDI_SWITCH 62114cf11afSPaul Mackerras /* Context switch the PTE pointer for the Abatron BDI2000. 62214cf11afSPaul Mackerras * The PGDIR is the second parameter. 62314cf11afSPaul Mackerras */ 62414cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 62514cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 62614cf11afSPaul Mackerras stw r4, 0x4(r5) 62714cf11afSPaul Mackerras#endif 62814cf11afSPaul Mackerras mtspr SPRN_PID,r3 62914cf11afSPaul Mackerras isync /* Force context change */ 63014cf11afSPaul Mackerras blr 63114cf11afSPaul Mackerras 63214cf11afSPaul Mackerras/* 63314cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. This stuff 63414cf11afSPaul Mackerras * goes at the beginning of the data segment, which is page-aligned. 63514cf11afSPaul Mackerras */ 63614cf11afSPaul Mackerras .data 637ea703ce2SKumar Gala .align 12 638ea703ce2SKumar Gala .globl sdata 639ea703ce2SKumar Galasdata: 640ea703ce2SKumar Gala .globl empty_zero_page 641ea703ce2SKumar Galaempty_zero_page: 64214cf11afSPaul Mackerras .space 4096 64314cf11afSPaul Mackerras 64414cf11afSPaul Mackerras/* 64514cf11afSPaul Mackerras * To support >32-bit physical addresses, we use an 8KB pgdir. 64614cf11afSPaul Mackerras */ 647ea703ce2SKumar Gala .globl swapper_pg_dir 648ea703ce2SKumar Galaswapper_pg_dir: 649bee86f14SKumar Gala .space PGD_TABLE_SIZE 65014cf11afSPaul Mackerras 65114cf11afSPaul Mackerras/* 65214cf11afSPaul Mackerras * Room for two PTE pointers, usually the kernel and current user pointers 65314cf11afSPaul Mackerras * to their respective root page table. 65414cf11afSPaul Mackerras */ 65514cf11afSPaul Mackerrasabatron_pteptrs: 65614cf11afSPaul Mackerras .space 8 657