xref: /openbmc/linux/arch/powerpc/kernel/head_44x.S (revision 029b8f662b24a35aab20a81087822f1badf5463c)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras * Kernel execution entry point code.
314cf11afSPaul Mackerras *
414cf11afSPaul Mackerras *    Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
514cf11afSPaul Mackerras *      Initial PowerPC version.
614cf11afSPaul Mackerras *    Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *      Rewritten for PReP
814cf11afSPaul Mackerras *    Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
914cf11afSPaul Mackerras *      Low-level exception handers, MMU support, and rewrite.
1014cf11afSPaul Mackerras *    Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
1114cf11afSPaul Mackerras *      PowerPC 8xx modifications.
1214cf11afSPaul Mackerras *    Copyright (c) 1998-1999 TiVo, Inc.
1314cf11afSPaul Mackerras *      PowerPC 403GCX modifications.
1414cf11afSPaul Mackerras *    Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
1514cf11afSPaul Mackerras *      PowerPC 403GCX/405GP modifications.
1614cf11afSPaul Mackerras *    Copyright 2000 MontaVista Software Inc.
1714cf11afSPaul Mackerras *	PPC405 modifications
1814cf11afSPaul Mackerras *      PowerPC 403GCX/405GP modifications.
1914cf11afSPaul Mackerras * 	Author: MontaVista Software, Inc.
2014cf11afSPaul Mackerras *         	frank_rowand@mvista.com or source@mvista.com
2114cf11afSPaul Mackerras * 	   	debbie_chu@mvista.com
2214cf11afSPaul Mackerras *    Copyright 2002-2005 MontaVista Software, Inc.
2314cf11afSPaul Mackerras *      PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
2414cf11afSPaul Mackerras *
2514cf11afSPaul Mackerras * This program is free software; you can redistribute  it and/or modify it
2614cf11afSPaul Mackerras * under  the terms of  the GNU General  Public License as published by the
2714cf11afSPaul Mackerras * Free Software Foundation;  either version 2 of the  License, or (at your
2814cf11afSPaul Mackerras * option) any later version.
2914cf11afSPaul Mackerras */
3014cf11afSPaul Mackerras
31e7039845STim Abbott#include <linux/init.h>
3214cf11afSPaul Mackerras#include <asm/processor.h>
3314cf11afSPaul Mackerras#include <asm/page.h>
3414cf11afSPaul Mackerras#include <asm/mmu.h>
3514cf11afSPaul Mackerras#include <asm/pgtable.h>
3614cf11afSPaul Mackerras#include <asm/cputable.h>
3714cf11afSPaul Mackerras#include <asm/thread_info.h>
3814cf11afSPaul Mackerras#include <asm/ppc_asm.h>
3914cf11afSPaul Mackerras#include <asm/asm-offsets.h>
40e7f75ad0SDave Kleikamp#include <asm/synch.h>
4114cf11afSPaul Mackerras#include "head_booke.h"
4214cf11afSPaul Mackerras
4314cf11afSPaul Mackerras
4414cf11afSPaul Mackerras/* As with the other PowerPC ports, it is expected that when code
4514cf11afSPaul Mackerras * execution begins here, the following registers contain valid, yet
4614cf11afSPaul Mackerras * optional, information:
4714cf11afSPaul Mackerras *
4814cf11afSPaul Mackerras *   r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
4914cf11afSPaul Mackerras *   r4 - Starting address of the init RAM disk
5014cf11afSPaul Mackerras *   r5 - Ending address of the init RAM disk
5114cf11afSPaul Mackerras *   r6 - Start of kernel command line string (e.g. "mem=128")
5214cf11afSPaul Mackerras *   r7 - End of kernel command line string
5314cf11afSPaul Mackerras *
5414cf11afSPaul Mackerras */
55e7039845STim Abbott	__HEAD
56748a7683SKumar Gala_ENTRY(_stext);
57748a7683SKumar Gala_ENTRY(_start);
5814cf11afSPaul Mackerras	/*
5914cf11afSPaul Mackerras	 * Reserve a word at a fixed location to store the address
6014cf11afSPaul Mackerras	 * of abatron_pteptrs
6114cf11afSPaul Mackerras	 */
6214cf11afSPaul Mackerras	nop
6314cf11afSPaul Mackerras/*
6414cf11afSPaul Mackerras * Save parameters we are passed
6514cf11afSPaul Mackerras */
6614cf11afSPaul Mackerras	mr	r31,r3
6714cf11afSPaul Mackerras	mr	r30,r4
6814cf11afSPaul Mackerras	mr	r29,r5
6914cf11afSPaul Mackerras	mr	r28,r6
7014cf11afSPaul Mackerras	mr	r27,r7
7114cf11afSPaul Mackerras	li	r24,0		/* CPU number */
7214cf11afSPaul Mackerras
73795033c3SDave Kleikamp	bl	init_cpu_state
7414cf11afSPaul Mackerras
7514cf11afSPaul Mackerras	/*
7614cf11afSPaul Mackerras	 * This is where the main kernel code starts.
7714cf11afSPaul Mackerras	 */
7814cf11afSPaul Mackerras
7914cf11afSPaul Mackerras	/* ptr to current */
8014cf11afSPaul Mackerras	lis	r2,init_task@h
8114cf11afSPaul Mackerras	ori	r2,r2,init_task@l
8214cf11afSPaul Mackerras
8314cf11afSPaul Mackerras	/* ptr to current thread */
8414cf11afSPaul Mackerras	addi	r4,r2,THREAD	/* init task's THREAD */
85ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_THREAD,r4
8614cf11afSPaul Mackerras
8714cf11afSPaul Mackerras	/* stack */
8814cf11afSPaul Mackerras	lis	r1,init_thread_union@h
8914cf11afSPaul Mackerras	ori	r1,r1,init_thread_union@l
9014cf11afSPaul Mackerras	li	r0,0
9114cf11afSPaul Mackerras	stwu	r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
9214cf11afSPaul Mackerras
9314cf11afSPaul Mackerras	bl	early_init
9414cf11afSPaul Mackerras
9514cf11afSPaul Mackerras/*
9614cf11afSPaul Mackerras * Decide what sort of machine this is and initialize the MMU.
9714cf11afSPaul Mackerras */
9814cf11afSPaul Mackerras	mr	r3,r31
9914cf11afSPaul Mackerras	mr	r4,r30
10014cf11afSPaul Mackerras	mr	r5,r29
10114cf11afSPaul Mackerras	mr	r6,r28
10214cf11afSPaul Mackerras	mr	r7,r27
10314cf11afSPaul Mackerras	bl	machine_init
10414cf11afSPaul Mackerras	bl	MMU_init
10514cf11afSPaul Mackerras
10614cf11afSPaul Mackerras	/* Setup PTE pointers for the Abatron bdiGDB */
10714cf11afSPaul Mackerras	lis	r6, swapper_pg_dir@h
10814cf11afSPaul Mackerras	ori	r6, r6, swapper_pg_dir@l
10914cf11afSPaul Mackerras	lis	r5, abatron_pteptrs@h
11014cf11afSPaul Mackerras	ori	r5, r5, abatron_pteptrs@l
11114cf11afSPaul Mackerras	lis	r4, KERNELBASE@h
11214cf11afSPaul Mackerras	ori	r4, r4, KERNELBASE@l
11314cf11afSPaul Mackerras	stw	r5, 0(r4)	/* Save abatron_pteptrs at a fixed location */
11414cf11afSPaul Mackerras	stw	r6, 0(r5)
11514cf11afSPaul Mackerras
116*029b8f66SDave Kleikamp	/* Clear the Machine Check Syndrome Register */
117*029b8f66SDave Kleikamp	li	r0,0
118*029b8f66SDave Kleikamp	mtspr	SPRN_MCSR,r0
119*029b8f66SDave Kleikamp
12014cf11afSPaul Mackerras	/* Let's move on */
12114cf11afSPaul Mackerras	lis	r4,start_kernel@h
12214cf11afSPaul Mackerras	ori	r4,r4,start_kernel@l
12314cf11afSPaul Mackerras	lis	r3,MSR_KERNEL@h
12414cf11afSPaul Mackerras	ori	r3,r3,MSR_KERNEL@l
12514cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
12614cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
12714cf11afSPaul Mackerras	rfi			/* change context and jump to start_kernel */
12814cf11afSPaul Mackerras
12914cf11afSPaul Mackerras/*
13014cf11afSPaul Mackerras * Interrupt vector entry code
13114cf11afSPaul Mackerras *
13214cf11afSPaul Mackerras * The Book E MMUs are always on so we don't need to handle
13314cf11afSPaul Mackerras * interrupts in real mode as with previous PPC processors. In
13414cf11afSPaul Mackerras * this case we handle interrupts in the kernel virtual address
13514cf11afSPaul Mackerras * space.
13614cf11afSPaul Mackerras *
13714cf11afSPaul Mackerras * Interrupt vectors are dynamically placed relative to the
13814cf11afSPaul Mackerras * interrupt prefix as determined by the address of interrupt_base.
13914cf11afSPaul Mackerras * The interrupt vectors offsets are programmed using the labels
14014cf11afSPaul Mackerras * for each interrupt vector entry.
14114cf11afSPaul Mackerras *
14214cf11afSPaul Mackerras * Interrupt vectors must be aligned on a 16 byte boundary.
14314cf11afSPaul Mackerras * We align on a 32 byte cache line boundary for good measure.
14414cf11afSPaul Mackerras */
14514cf11afSPaul Mackerras
14614cf11afSPaul Mackerrasinterrupt_base:
14714cf11afSPaul Mackerras	/* Critical Input Interrupt */
148dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
14914cf11afSPaul Mackerras
15014cf11afSPaul Mackerras	/* Machine Check Interrupt */
151dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
15247c0bd1aSBenjamin Herrenschmidt	MCHECK_EXCEPTION(0x0210, MachineCheckA, machine_check_exception)
15314cf11afSPaul Mackerras
15414cf11afSPaul Mackerras	/* Data Storage Interrupt */
1551bc54c03SBenjamin Herrenschmidt	DATA_STORAGE_EXCEPTION
15614cf11afSPaul Mackerras
15714cf11afSPaul Mackerras		/* Instruction Storage Interrupt */
15814cf11afSPaul Mackerras	INSTRUCTION_STORAGE_EXCEPTION
15914cf11afSPaul Mackerras
16014cf11afSPaul Mackerras	/* External Input Interrupt */
16114cf11afSPaul Mackerras	EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
16214cf11afSPaul Mackerras
16314cf11afSPaul Mackerras	/* Alignment Interrupt */
16414cf11afSPaul Mackerras	ALIGNMENT_EXCEPTION
16514cf11afSPaul Mackerras
16614cf11afSPaul Mackerras	/* Program Interrupt */
16714cf11afSPaul Mackerras	PROGRAM_EXCEPTION
16814cf11afSPaul Mackerras
16914cf11afSPaul Mackerras	/* Floating Point Unavailable Interrupt */
17014cf11afSPaul Mackerras#ifdef CONFIG_PPC_FPU
17114cf11afSPaul Mackerras	FP_UNAVAILABLE_EXCEPTION
17214cf11afSPaul Mackerras#else
173dc1c1ca3SStephen Rothwell	EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
17414cf11afSPaul Mackerras#endif
17514cf11afSPaul Mackerras	/* System Call Interrupt */
17614cf11afSPaul Mackerras	START_EXCEPTION(SystemCall)
17714cf11afSPaul Mackerras	NORMAL_EXCEPTION_PROLOG
17814cf11afSPaul Mackerras	EXC_XFER_EE_LITE(0x0c00, DoSyscall)
17914cf11afSPaul Mackerras
18014cf11afSPaul Mackerras	/* Auxillary Processor Unavailable Interrupt */
181dc1c1ca3SStephen Rothwell	EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
18214cf11afSPaul Mackerras
18314cf11afSPaul Mackerras	/* Decrementer Interrupt */
18414cf11afSPaul Mackerras	DECREMENTER_EXCEPTION
18514cf11afSPaul Mackerras
18614cf11afSPaul Mackerras	/* Fixed Internal Timer Interrupt */
18714cf11afSPaul Mackerras	/* TODO: Add FIT support */
188dc1c1ca3SStephen Rothwell	EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
18914cf11afSPaul Mackerras
19014cf11afSPaul Mackerras	/* Watchdog Timer Interrupt */
19114cf11afSPaul Mackerras	/* TODO: Add watchdog support */
19214cf11afSPaul Mackerras#ifdef CONFIG_BOOKE_WDT
19314cf11afSPaul Mackerras	CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException)
19414cf11afSPaul Mackerras#else
195dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception)
19614cf11afSPaul Mackerras#endif
19714cf11afSPaul Mackerras
19814cf11afSPaul Mackerras	/* Data TLB Error Interrupt */
199e7f75ad0SDave Kleikamp	START_EXCEPTION(DataTLBError44x)
200ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH0, r10		/* Save some working registers */
201ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH1, r11
202ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH2, r12
203ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH3, r13
20414cf11afSPaul Mackerras	mfcr	r11
205ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH4, r11
20614cf11afSPaul Mackerras	mfspr	r10, SPRN_DEAR		/* Get faulting address */
20714cf11afSPaul Mackerras
20814cf11afSPaul Mackerras	/* If we are faulting a kernel address, we have to use the
20914cf11afSPaul Mackerras	 * kernel page tables.
21014cf11afSPaul Mackerras	 */
2118a13c4f9SKumar Gala	lis	r11, PAGE_OFFSET@h
21214cf11afSPaul Mackerras	cmplw	r10, r11
21314cf11afSPaul Mackerras	blt+	3f
21414cf11afSPaul Mackerras	lis	r11, swapper_pg_dir@h
21514cf11afSPaul Mackerras	ori	r11, r11, swapper_pg_dir@l
21614cf11afSPaul Mackerras
21714cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
21814cf11afSPaul Mackerras	rlwinm	r12,r12,0,0,23		/* Clear TID */
21914cf11afSPaul Mackerras
22014cf11afSPaul Mackerras	b	4f
22114cf11afSPaul Mackerras
22214cf11afSPaul Mackerras	/* Get the PGD for the current thread */
22314cf11afSPaul Mackerras3:
224ee43eb78SBenjamin Herrenschmidt	mfspr	r11,SPRN_SPRG_THREAD
22514cf11afSPaul Mackerras	lwz	r11,PGDIR(r11)
22614cf11afSPaul Mackerras
22714cf11afSPaul Mackerras	/* Load PID into MMUCR TID */
22814cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
22914cf11afSPaul Mackerras	mfspr   r13,SPRN_PID		/* Get PID */
23014cf11afSPaul Mackerras	rlwimi	r12,r13,0,24,31		/* Set TID */
23114cf11afSPaul Mackerras
23214cf11afSPaul Mackerras4:
23314cf11afSPaul Mackerras	mtspr	SPRN_MMUCR,r12
23414cf11afSPaul Mackerras
2351bc54c03SBenjamin Herrenschmidt	/* Mask of required permission bits. Note that while we
2361bc54c03SBenjamin Herrenschmidt	 * do copy ESR:ST to _PAGE_RW position as trying to write
2371bc54c03SBenjamin Herrenschmidt	 * to an RO page is pretty common, we don't do it with
2381bc54c03SBenjamin Herrenschmidt	 * _PAGE_DIRTY. We could do it, but it's a fairly rare
2391bc54c03SBenjamin Herrenschmidt	 * event so I'd rather take the overhead when it happens
2401bc54c03SBenjamin Herrenschmidt	 * rather than adding an instruction here. We should measure
2411bc54c03SBenjamin Herrenschmidt	 * whether the whole thing is worth it in the first place
2421bc54c03SBenjamin Herrenschmidt	 * as we could avoid loading SPRN_ESR completely in the first
2431bc54c03SBenjamin Herrenschmidt	 * place...
2441bc54c03SBenjamin Herrenschmidt	 *
2451bc54c03SBenjamin Herrenschmidt	 * TODO: Is it worth doing that mfspr & rlwimi in the first
2461bc54c03SBenjamin Herrenschmidt	 *       place or can we save a couple of instructions here ?
2471bc54c03SBenjamin Herrenschmidt	 */
2481bc54c03SBenjamin Herrenschmidt	mfspr	r12,SPRN_ESR
2491bc54c03SBenjamin Herrenschmidt	li	r13,_PAGE_PRESENT|_PAGE_ACCESSED
2501bc54c03SBenjamin Herrenschmidt	rlwimi	r13,r12,10,30,30
2511bc54c03SBenjamin Herrenschmidt
2521bc54c03SBenjamin Herrenschmidt	/* Load the PTE */
253ca9153a3SIlya Yanok	/* Compute pgdir/pmd offset */
254ca9153a3SIlya Yanok	rlwinm  r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29
25514cf11afSPaul Mackerras	lwzx	r11, r12, r11		/* Get pgd/pmd entry */
25614cf11afSPaul Mackerras	rlwinm.	r12, r11, 0, 0, 20	/* Extract pt base address */
25714cf11afSPaul Mackerras	beq	2f			/* Bail if no table */
25814cf11afSPaul Mackerras
259ca9153a3SIlya Yanok	/* Compute pte address */
260ca9153a3SIlya Yanok	rlwimi  r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28
2611bc54c03SBenjamin Herrenschmidt	lwz	r11, 0(r12)		/* Get high word of pte entry */
2621bc54c03SBenjamin Herrenschmidt	lwz	r12, 4(r12)		/* Get low word of pte entry */
26314cf11afSPaul Mackerras
2641bc54c03SBenjamin Herrenschmidt	lis	r10,tlb_44x_index@ha
2651bc54c03SBenjamin Herrenschmidt
2661bc54c03SBenjamin Herrenschmidt	andc.	r13,r13,r12		/* Check permission */
2671bc54c03SBenjamin Herrenschmidt
2681bc54c03SBenjamin Herrenschmidt	/* Load the next available TLB index */
2691bc54c03SBenjamin Herrenschmidt	lwz	r13,tlb_44x_index@l(r10)
2701bc54c03SBenjamin Herrenschmidt
2711bc54c03SBenjamin Herrenschmidt	bne	2f			/* Bail if permission mismach */
2721bc54c03SBenjamin Herrenschmidt
2731bc54c03SBenjamin Herrenschmidt	/* Increment, rollover, and store TLB index */
2741bc54c03SBenjamin Herrenschmidt	addi	r13,r13,1
2751bc54c03SBenjamin Herrenschmidt
2761bc54c03SBenjamin Herrenschmidt	/* Compare with watermark (instruction gets patched) */
2771bc54c03SBenjamin Herrenschmidt	.globl tlb_44x_patch_hwater_D
2781bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_D:
2791bc54c03SBenjamin Herrenschmidt	cmpwi	0,r13,1			/* reserve entries */
2801bc54c03SBenjamin Herrenschmidt	ble	5f
2811bc54c03SBenjamin Herrenschmidt	li	r13,0
2821bc54c03SBenjamin Herrenschmidt5:
2831bc54c03SBenjamin Herrenschmidt	/* Store the next available TLB index */
2841bc54c03SBenjamin Herrenschmidt	stw	r13,tlb_44x_index@l(r10)
2851bc54c03SBenjamin Herrenschmidt
2861bc54c03SBenjamin Herrenschmidt	/* Re-load the faulting address */
2871bc54c03SBenjamin Herrenschmidt	mfspr	r10,SPRN_DEAR
28814cf11afSPaul Mackerras
28914cf11afSPaul Mackerras	 /* Jump to common tlb load */
290e7f75ad0SDave Kleikamp	b	finish_tlb_load_44x
29114cf11afSPaul Mackerras
29214cf11afSPaul Mackerras2:
29314cf11afSPaul Mackerras	/* The bailout.  Restore registers to pre-exception conditions
29414cf11afSPaul Mackerras	 * and call the heavyweights to help us out.
29514cf11afSPaul Mackerras	 */
296ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH4
29714cf11afSPaul Mackerras	mtcr	r11
298ee43eb78SBenjamin Herrenschmidt	mfspr	r13, SPRN_SPRG_RSCRATCH3
299ee43eb78SBenjamin Herrenschmidt	mfspr	r12, SPRN_SPRG_RSCRATCH2
300ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH1
301ee43eb78SBenjamin Herrenschmidt	mfspr	r10, SPRN_SPRG_RSCRATCH0
3021bc54c03SBenjamin Herrenschmidt	b	DataStorage
30314cf11afSPaul Mackerras
30414cf11afSPaul Mackerras	/* Instruction TLB Error Interrupt */
30514cf11afSPaul Mackerras	/*
30614cf11afSPaul Mackerras	 * Nearly the same as above, except we get our
30714cf11afSPaul Mackerras	 * information from different registers and bailout
30814cf11afSPaul Mackerras	 * to a different point.
30914cf11afSPaul Mackerras	 */
310e7f75ad0SDave Kleikamp	START_EXCEPTION(InstructionTLBError44x)
311ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
312ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH1, r11
313ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH2, r12
314ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH3, r13
31514cf11afSPaul Mackerras	mfcr	r11
316ee43eb78SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_WSCRATCH4, r11
31714cf11afSPaul Mackerras	mfspr	r10, SPRN_SRR0		/* Get faulting address */
31814cf11afSPaul Mackerras
31914cf11afSPaul Mackerras	/* If we are faulting a kernel address, we have to use the
32014cf11afSPaul Mackerras	 * kernel page tables.
32114cf11afSPaul Mackerras	 */
3228a13c4f9SKumar Gala	lis	r11, PAGE_OFFSET@h
32314cf11afSPaul Mackerras	cmplw	r10, r11
32414cf11afSPaul Mackerras	blt+	3f
32514cf11afSPaul Mackerras	lis	r11, swapper_pg_dir@h
32614cf11afSPaul Mackerras	ori	r11, r11, swapper_pg_dir@l
32714cf11afSPaul Mackerras
32814cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
32914cf11afSPaul Mackerras	rlwinm	r12,r12,0,0,23		/* Clear TID */
33014cf11afSPaul Mackerras
33114cf11afSPaul Mackerras	b	4f
33214cf11afSPaul Mackerras
33314cf11afSPaul Mackerras	/* Get the PGD for the current thread */
33414cf11afSPaul Mackerras3:
335ee43eb78SBenjamin Herrenschmidt	mfspr	r11,SPRN_SPRG_THREAD
33614cf11afSPaul Mackerras	lwz	r11,PGDIR(r11)
33714cf11afSPaul Mackerras
33814cf11afSPaul Mackerras	/* Load PID into MMUCR TID */
33914cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
34014cf11afSPaul Mackerras	mfspr   r13,SPRN_PID		/* Get PID */
34114cf11afSPaul Mackerras	rlwimi	r12,r13,0,24,31		/* Set TID */
34214cf11afSPaul Mackerras
34314cf11afSPaul Mackerras4:
34414cf11afSPaul Mackerras	mtspr	SPRN_MMUCR,r12
34514cf11afSPaul Mackerras
3461bc54c03SBenjamin Herrenschmidt	/* Make up the required permissions */
347ea3cc330SBenjamin Herrenschmidt	li	r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
3481bc54c03SBenjamin Herrenschmidt
349ca9153a3SIlya Yanok	/* Compute pgdir/pmd offset */
350ca9153a3SIlya Yanok	rlwinm 	r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29
35114cf11afSPaul Mackerras	lwzx	r11, r12, r11		/* Get pgd/pmd entry */
35214cf11afSPaul Mackerras	rlwinm.	r12, r11, 0, 0, 20	/* Extract pt base address */
35314cf11afSPaul Mackerras	beq	2f			/* Bail if no table */
35414cf11afSPaul Mackerras
355ca9153a3SIlya Yanok	/* Compute pte address */
356ca9153a3SIlya Yanok	rlwimi	r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28
3571bc54c03SBenjamin Herrenschmidt	lwz	r11, 0(r12)		/* Get high word of pte entry */
3581bc54c03SBenjamin Herrenschmidt	lwz	r12, 4(r12)		/* Get low word of pte entry */
35914cf11afSPaul Mackerras
3601bc54c03SBenjamin Herrenschmidt	lis	r10,tlb_44x_index@ha
3611bc54c03SBenjamin Herrenschmidt
3621bc54c03SBenjamin Herrenschmidt	andc.	r13,r13,r12		/* Check permission */
3631bc54c03SBenjamin Herrenschmidt
3641bc54c03SBenjamin Herrenschmidt	/* Load the next available TLB index */
3651bc54c03SBenjamin Herrenschmidt	lwz	r13,tlb_44x_index@l(r10)
3661bc54c03SBenjamin Herrenschmidt
3671bc54c03SBenjamin Herrenschmidt	bne	2f			/* Bail if permission mismach */
3681bc54c03SBenjamin Herrenschmidt
3691bc54c03SBenjamin Herrenschmidt	/* Increment, rollover, and store TLB index */
3701bc54c03SBenjamin Herrenschmidt	addi	r13,r13,1
3711bc54c03SBenjamin Herrenschmidt
3721bc54c03SBenjamin Herrenschmidt	/* Compare with watermark (instruction gets patched) */
3731bc54c03SBenjamin Herrenschmidt	.globl tlb_44x_patch_hwater_I
3741bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_I:
3751bc54c03SBenjamin Herrenschmidt	cmpwi	0,r13,1			/* reserve entries */
3761bc54c03SBenjamin Herrenschmidt	ble	5f
3771bc54c03SBenjamin Herrenschmidt	li	r13,0
3781bc54c03SBenjamin Herrenschmidt5:
3791bc54c03SBenjamin Herrenschmidt	/* Store the next available TLB index */
3801bc54c03SBenjamin Herrenschmidt	stw	r13,tlb_44x_index@l(r10)
3811bc54c03SBenjamin Herrenschmidt
3821bc54c03SBenjamin Herrenschmidt	/* Re-load the faulting address */
3831bc54c03SBenjamin Herrenschmidt	mfspr	r10,SPRN_SRR0
38414cf11afSPaul Mackerras
38514cf11afSPaul Mackerras	/* Jump to common TLB load point */
386e7f75ad0SDave Kleikamp	b	finish_tlb_load_44x
38714cf11afSPaul Mackerras
38814cf11afSPaul Mackerras2:
38914cf11afSPaul Mackerras	/* The bailout.  Restore registers to pre-exception conditions
39014cf11afSPaul Mackerras	 * and call the heavyweights to help us out.
39114cf11afSPaul Mackerras	 */
392ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH4
39314cf11afSPaul Mackerras	mtcr	r11
394ee43eb78SBenjamin Herrenschmidt	mfspr	r13, SPRN_SPRG_RSCRATCH3
395ee43eb78SBenjamin Herrenschmidt	mfspr	r12, SPRN_SPRG_RSCRATCH2
396ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH1
397ee43eb78SBenjamin Herrenschmidt	mfspr	r10, SPRN_SPRG_RSCRATCH0
39814cf11afSPaul Mackerras	b	InstructionStorage
39914cf11afSPaul Mackerras
40014cf11afSPaul Mackerras/*
40114cf11afSPaul Mackerras * Both the instruction and data TLB miss get to this
40214cf11afSPaul Mackerras * point to load the TLB.
40314cf11afSPaul Mackerras * 	r10 - EA of fault
4041bc54c03SBenjamin Herrenschmidt * 	r11 - PTE high word value
4051bc54c03SBenjamin Herrenschmidt *	r12 - PTE low word value
4061bc54c03SBenjamin Herrenschmidt *	r13 - TLB index
40714cf11afSPaul Mackerras *	MMUCR - loaded with proper value when we get here
40814cf11afSPaul Mackerras *	Upon exit, we reload everything and RFI.
40914cf11afSPaul Mackerras */
410e7f75ad0SDave Kleikampfinish_tlb_load_44x:
4111bc54c03SBenjamin Herrenschmidt	/* Combine RPN & ERPN an write WS 0 */
412ca9153a3SIlya Yanok	rlwimi	r11,r12,0,0,31-PAGE_SHIFT
4131bc54c03SBenjamin Herrenschmidt	tlbwe	r11,r13,PPC44x_TLB_XLAT
41414cf11afSPaul Mackerras
41514cf11afSPaul Mackerras	/*
4161bc54c03SBenjamin Herrenschmidt	 * Create WS1. This is the faulting address (EPN),
41714cf11afSPaul Mackerras	 * page size, and valid flag.
41814cf11afSPaul Mackerras	 */
419ca9153a3SIlya Yanok	li	r11,PPC44x_TLB_VALID | PPC44x_TLBE_SIZE
420ca9153a3SIlya Yanok	/* Insert valid and page size */
421ca9153a3SIlya Yanok	rlwimi	r10,r11,0,PPC44x_PTE_ADD_MASK_BIT,31
42214cf11afSPaul Mackerras	tlbwe	r10,r13,PPC44x_TLB_PAGEID	/* Write PAGEID */
42314cf11afSPaul Mackerras
4241bc54c03SBenjamin Herrenschmidt	/* And WS 2 */
4251bc54c03SBenjamin Herrenschmidt	li	r10,0xf85			/* Mask to apply from PTE */
4261bc54c03SBenjamin Herrenschmidt	rlwimi	r10,r12,29,30,30		/* DIRTY -> SW position */
4271bc54c03SBenjamin Herrenschmidt	and	r11,r12,r10			/* Mask PTE bits to keep */
4281bc54c03SBenjamin Herrenschmidt	andi.	r10,r12,_PAGE_USER		/* User page ? */
4291bc54c03SBenjamin Herrenschmidt	beq	1f				/* nope, leave U bits empty */
4301bc54c03SBenjamin Herrenschmidt	rlwimi	r11,r11,3,26,28			/* yes, copy S bits to U */
4311bc54c03SBenjamin Herrenschmidt1:	tlbwe	r11,r13,PPC44x_TLB_ATTRIB	/* Write ATTRIB */
43214cf11afSPaul Mackerras
43314cf11afSPaul Mackerras	/* Done...restore registers and get out of here.
43414cf11afSPaul Mackerras	*/
435ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH4
43614cf11afSPaul Mackerras	mtcr	r11
437ee43eb78SBenjamin Herrenschmidt	mfspr	r13, SPRN_SPRG_RSCRATCH3
438ee43eb78SBenjamin Herrenschmidt	mfspr	r12, SPRN_SPRG_RSCRATCH2
439ee43eb78SBenjamin Herrenschmidt	mfspr	r11, SPRN_SPRG_RSCRATCH1
440ee43eb78SBenjamin Herrenschmidt	mfspr	r10, SPRN_SPRG_RSCRATCH0
44114cf11afSPaul Mackerras	rfi					/* Force context change */
44214cf11afSPaul Mackerras
443e7f75ad0SDave Kleikamp/* TLB error interrupts for 476
444e7f75ad0SDave Kleikamp */
445e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x
446e7f75ad0SDave Kleikamp	START_EXCEPTION(DataTLBError47x)
447e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH0,r10	/* Save some working registers */
448e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH1,r11
449e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH2,r12
450e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH3,r13
451e7f75ad0SDave Kleikamp	mfcr	r11
452e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH4,r11
453e7f75ad0SDave Kleikamp	mfspr	r10,SPRN_DEAR		/* Get faulting address */
454e7f75ad0SDave Kleikamp
455e7f75ad0SDave Kleikamp	/* If we are faulting a kernel address, we have to use the
456e7f75ad0SDave Kleikamp	 * kernel page tables.
457e7f75ad0SDave Kleikamp	 */
458e7f75ad0SDave Kleikamp	lis	r11,PAGE_OFFSET@h
459e7f75ad0SDave Kleikamp	cmplw	cr0,r10,r11
460e7f75ad0SDave Kleikamp	blt+	3f
461e7f75ad0SDave Kleikamp	lis	r11,swapper_pg_dir@h
462e7f75ad0SDave Kleikamp	ori	r11,r11, swapper_pg_dir@l
463e7f75ad0SDave Kleikamp	li	r12,0			/* MMUCR = 0 */
464e7f75ad0SDave Kleikamp	b	4f
465e7f75ad0SDave Kleikamp
466e7f75ad0SDave Kleikamp	/* Get the PGD for the current thread and setup MMUCR */
467e7f75ad0SDave Kleikamp3:	mfspr	r11,SPRN_SPRG3
468e7f75ad0SDave Kleikamp	lwz	r11,PGDIR(r11)
469e7f75ad0SDave Kleikamp	mfspr   r12,SPRN_PID		/* Get PID */
470e7f75ad0SDave Kleikamp4:	mtspr	SPRN_MMUCR,r12		/* Set MMUCR */
471e7f75ad0SDave Kleikamp
472e7f75ad0SDave Kleikamp	/* Mask of required permission bits. Note that while we
473e7f75ad0SDave Kleikamp	 * do copy ESR:ST to _PAGE_RW position as trying to write
474e7f75ad0SDave Kleikamp	 * to an RO page is pretty common, we don't do it with
475e7f75ad0SDave Kleikamp	 * _PAGE_DIRTY. We could do it, but it's a fairly rare
476e7f75ad0SDave Kleikamp	 * event so I'd rather take the overhead when it happens
477e7f75ad0SDave Kleikamp	 * rather than adding an instruction here. We should measure
478e7f75ad0SDave Kleikamp	 * whether the whole thing is worth it in the first place
479e7f75ad0SDave Kleikamp	 * as we could avoid loading SPRN_ESR completely in the first
480e7f75ad0SDave Kleikamp	 * place...
481e7f75ad0SDave Kleikamp	 *
482e7f75ad0SDave Kleikamp	 * TODO: Is it worth doing that mfspr & rlwimi in the first
483e7f75ad0SDave Kleikamp	 *       place or can we save a couple of instructions here ?
484e7f75ad0SDave Kleikamp	 */
485e7f75ad0SDave Kleikamp	mfspr	r12,SPRN_ESR
486e7f75ad0SDave Kleikamp	li	r13,_PAGE_PRESENT|_PAGE_ACCESSED
487e7f75ad0SDave Kleikamp	rlwimi	r13,r12,10,30,30
488e7f75ad0SDave Kleikamp
489e7f75ad0SDave Kleikamp	/* Load the PTE */
490e7f75ad0SDave Kleikamp	/* Compute pgdir/pmd offset */
491e7f75ad0SDave Kleikamp	rlwinm  r12,r10,PPC44x_PGD_OFF_SHIFT,PPC44x_PGD_OFF_MASK_BIT,29
492e7f75ad0SDave Kleikamp	lwzx	r11,r12,r11		/* Get pgd/pmd entry */
493e7f75ad0SDave Kleikamp
494e7f75ad0SDave Kleikamp	/* Word 0 is EPN,V,TS,DSIZ */
495e7f75ad0SDave Kleikamp	li	r12,PPC47x_TLB0_VALID | PPC47x_TLBE_SIZE
496e7f75ad0SDave Kleikamp	rlwimi	r10,r12,0,32-PAGE_SHIFT,31	/* Insert valid and page size*/
497e7f75ad0SDave Kleikamp	li	r12,0
498e7f75ad0SDave Kleikamp	tlbwe	r10,r12,0
499e7f75ad0SDave Kleikamp
500e7f75ad0SDave Kleikamp	/* XXX can we do better ? Need to make sure tlbwe has established
501e7f75ad0SDave Kleikamp	 * latch V bit in MMUCR0 before the PTE is loaded further down */
502e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
503e7f75ad0SDave Kleikamp	isync
504e7f75ad0SDave Kleikamp#endif
505e7f75ad0SDave Kleikamp
506e7f75ad0SDave Kleikamp	rlwinm.	r12,r11,0,0,20		/* Extract pt base address */
507e7f75ad0SDave Kleikamp	/* Compute pte address */
508e7f75ad0SDave Kleikamp	rlwimi  r12,r10,PPC44x_PTE_ADD_SHIFT,PPC44x_PTE_ADD_MASK_BIT,28
509e7f75ad0SDave Kleikamp	beq	2f			/* Bail if no table */
510e7f75ad0SDave Kleikamp	lwz	r11,0(r12)		/* Get high word of pte entry */
511e7f75ad0SDave Kleikamp
512e7f75ad0SDave Kleikamp	/* XXX can we do better ? maybe insert a known 0 bit from r11 into the
513e7f75ad0SDave Kleikamp	 * bottom of r12 to create a data dependency... We can also use r10
514e7f75ad0SDave Kleikamp	 * as destination nowadays
515e7f75ad0SDave Kleikamp	 */
516e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
517e7f75ad0SDave Kleikamp	lwsync
518e7f75ad0SDave Kleikamp#endif
519e7f75ad0SDave Kleikamp	lwz	r12,4(r12)		/* Get low word of pte entry */
520e7f75ad0SDave Kleikamp
521e7f75ad0SDave Kleikamp	andc.	r13,r13,r12		/* Check permission */
522e7f75ad0SDave Kleikamp
523e7f75ad0SDave Kleikamp	 /* Jump to common tlb load */
524e7f75ad0SDave Kleikamp	beq	finish_tlb_load_47x
525e7f75ad0SDave Kleikamp
526e7f75ad0SDave Kleikamp2:	/* The bailout.  Restore registers to pre-exception conditions
527e7f75ad0SDave Kleikamp	 * and call the heavyweights to help us out.
528e7f75ad0SDave Kleikamp	 */
529e7f75ad0SDave Kleikamp	mfspr	r11,SPRN_SPRG_RSCRATCH4
530e7f75ad0SDave Kleikamp	mtcr	r11
531e7f75ad0SDave Kleikamp	mfspr	r13,SPRN_SPRG_RSCRATCH3
532e7f75ad0SDave Kleikamp	mfspr	r12,SPRN_SPRG_RSCRATCH2
533e7f75ad0SDave Kleikamp	mfspr	r11,SPRN_SPRG_RSCRATCH1
534e7f75ad0SDave Kleikamp	mfspr	r10,SPRN_SPRG_RSCRATCH0
535e7f75ad0SDave Kleikamp	b	DataStorage
536e7f75ad0SDave Kleikamp
537e7f75ad0SDave Kleikamp	/* Instruction TLB Error Interrupt */
538e7f75ad0SDave Kleikamp	/*
539e7f75ad0SDave Kleikamp	 * Nearly the same as above, except we get our
540e7f75ad0SDave Kleikamp	 * information from different registers and bailout
541e7f75ad0SDave Kleikamp	 * to a different point.
542e7f75ad0SDave Kleikamp	 */
543e7f75ad0SDave Kleikamp	START_EXCEPTION(InstructionTLBError47x)
544e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH0,r10	/* Save some working registers */
545e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH1,r11
546e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH2,r12
547e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH3,r13
548e7f75ad0SDave Kleikamp	mfcr	r11
549e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG_WSCRATCH4,r11
550e7f75ad0SDave Kleikamp	mfspr	r10,SPRN_SRR0		/* Get faulting address */
551e7f75ad0SDave Kleikamp
552e7f75ad0SDave Kleikamp	/* If we are faulting a kernel address, we have to use the
553e7f75ad0SDave Kleikamp	 * kernel page tables.
554e7f75ad0SDave Kleikamp	 */
555e7f75ad0SDave Kleikamp	lis	r11,PAGE_OFFSET@h
556e7f75ad0SDave Kleikamp	cmplw	cr0,r10,r11
557e7f75ad0SDave Kleikamp	blt+	3f
558e7f75ad0SDave Kleikamp	lis	r11,swapper_pg_dir@h
559e7f75ad0SDave Kleikamp	ori	r11,r11, swapper_pg_dir@l
560e7f75ad0SDave Kleikamp	li	r12,0			/* MMUCR = 0 */
561e7f75ad0SDave Kleikamp	b	4f
562e7f75ad0SDave Kleikamp
563e7f75ad0SDave Kleikamp	/* Get the PGD for the current thread and setup MMUCR */
564e7f75ad0SDave Kleikamp3:	mfspr	r11,SPRN_SPRG_THREAD
565e7f75ad0SDave Kleikamp	lwz	r11,PGDIR(r11)
566e7f75ad0SDave Kleikamp	mfspr   r12,SPRN_PID		/* Get PID */
567e7f75ad0SDave Kleikamp4:	mtspr	SPRN_MMUCR,r12		/* Set MMUCR */
568e7f75ad0SDave Kleikamp
569e7f75ad0SDave Kleikamp	/* Make up the required permissions */
570e7f75ad0SDave Kleikamp	li	r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
571e7f75ad0SDave Kleikamp
572e7f75ad0SDave Kleikamp	/* Load PTE */
573e7f75ad0SDave Kleikamp	/* Compute pgdir/pmd offset */
574e7f75ad0SDave Kleikamp	rlwinm  r12,r10,PPC44x_PGD_OFF_SHIFT,PPC44x_PGD_OFF_MASK_BIT,29
575e7f75ad0SDave Kleikamp	lwzx	r11,r12,r11		/* Get pgd/pmd entry */
576e7f75ad0SDave Kleikamp
577e7f75ad0SDave Kleikamp	/* Word 0 is EPN,V,TS,DSIZ */
578e7f75ad0SDave Kleikamp	li	r12,PPC47x_TLB0_VALID | PPC47x_TLBE_SIZE
579e7f75ad0SDave Kleikamp	rlwimi	r10,r12,0,32-PAGE_SHIFT,31	/* Insert valid and page size*/
580e7f75ad0SDave Kleikamp	li	r12,0
581e7f75ad0SDave Kleikamp	tlbwe	r10,r12,0
582e7f75ad0SDave Kleikamp
583e7f75ad0SDave Kleikamp	/* XXX can we do better ? Need to make sure tlbwe has established
584e7f75ad0SDave Kleikamp	 * latch V bit in MMUCR0 before the PTE is loaded further down */
585e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
586e7f75ad0SDave Kleikamp	isync
587e7f75ad0SDave Kleikamp#endif
588e7f75ad0SDave Kleikamp
589e7f75ad0SDave Kleikamp	rlwinm.	r12,r11,0,0,20		/* Extract pt base address */
590e7f75ad0SDave Kleikamp	/* Compute pte address */
591e7f75ad0SDave Kleikamp	rlwimi  r12,r10,PPC44x_PTE_ADD_SHIFT,PPC44x_PTE_ADD_MASK_BIT,28
592e7f75ad0SDave Kleikamp	beq	2f			/* Bail if no table */
593e7f75ad0SDave Kleikamp
594e7f75ad0SDave Kleikamp	lwz	r11,0(r12)		/* Get high word of pte entry */
595e7f75ad0SDave Kleikamp	/* XXX can we do better ? maybe insert a known 0 bit from r11 into the
596e7f75ad0SDave Kleikamp	 * bottom of r12 to create a data dependency... We can also use r10
597e7f75ad0SDave Kleikamp	 * as destination nowadays
598e7f75ad0SDave Kleikamp	 */
599e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
600e7f75ad0SDave Kleikamp	lwsync
601e7f75ad0SDave Kleikamp#endif
602e7f75ad0SDave Kleikamp	lwz	r12,4(r12)		/* Get low word of pte entry */
603e7f75ad0SDave Kleikamp
604e7f75ad0SDave Kleikamp	andc.	r13,r13,r12		/* Check permission */
605e7f75ad0SDave Kleikamp
606e7f75ad0SDave Kleikamp	/* Jump to common TLB load point */
607e7f75ad0SDave Kleikamp	beq	finish_tlb_load_47x
608e7f75ad0SDave Kleikamp
609e7f75ad0SDave Kleikamp2:	/* The bailout.  Restore registers to pre-exception conditions
610e7f75ad0SDave Kleikamp	 * and call the heavyweights to help us out.
611e7f75ad0SDave Kleikamp	 */
612e7f75ad0SDave Kleikamp	mfspr	r11, SPRN_SPRG_RSCRATCH4
613e7f75ad0SDave Kleikamp	mtcr	r11
614e7f75ad0SDave Kleikamp	mfspr	r13, SPRN_SPRG_RSCRATCH3
615e7f75ad0SDave Kleikamp	mfspr	r12, SPRN_SPRG_RSCRATCH2
616e7f75ad0SDave Kleikamp	mfspr	r11, SPRN_SPRG_RSCRATCH1
617e7f75ad0SDave Kleikamp	mfspr	r10, SPRN_SPRG_RSCRATCH0
618e7f75ad0SDave Kleikamp	b	InstructionStorage
619e7f75ad0SDave Kleikamp
620e7f75ad0SDave Kleikamp/*
621e7f75ad0SDave Kleikamp * Both the instruction and data TLB miss get to this
622e7f75ad0SDave Kleikamp * point to load the TLB.
623e7f75ad0SDave Kleikamp * 	r10 - free to use
624e7f75ad0SDave Kleikamp * 	r11 - PTE high word value
625e7f75ad0SDave Kleikamp *	r12 - PTE low word value
626e7f75ad0SDave Kleikamp *      r13 - free to use
627e7f75ad0SDave Kleikamp *	MMUCR - loaded with proper value when we get here
628e7f75ad0SDave Kleikamp *	Upon exit, we reload everything and RFI.
629e7f75ad0SDave Kleikamp */
630e7f75ad0SDave Kleikampfinish_tlb_load_47x:
631e7f75ad0SDave Kleikamp	/* Combine RPN & ERPN an write WS 1 */
632e7f75ad0SDave Kleikamp	rlwimi	r11,r12,0,0,31-PAGE_SHIFT
633e7f75ad0SDave Kleikamp	tlbwe	r11,r13,1
634e7f75ad0SDave Kleikamp
635e7f75ad0SDave Kleikamp	/* And make up word 2 */
636e7f75ad0SDave Kleikamp	li	r10,0xf85			/* Mask to apply from PTE */
637e7f75ad0SDave Kleikamp	rlwimi	r10,r12,29,30,30		/* DIRTY -> SW position */
638e7f75ad0SDave Kleikamp	and	r11,r12,r10			/* Mask PTE bits to keep */
639e7f75ad0SDave Kleikamp	andi.	r10,r12,_PAGE_USER		/* User page ? */
640e7f75ad0SDave Kleikamp	beq	1f				/* nope, leave U bits empty */
641e7f75ad0SDave Kleikamp	rlwimi	r11,r11,3,26,28			/* yes, copy S bits to U */
642e7f75ad0SDave Kleikamp1:	tlbwe	r11,r13,2
643e7f75ad0SDave Kleikamp
644e7f75ad0SDave Kleikamp	/* Done...restore registers and get out of here.
645e7f75ad0SDave Kleikamp	*/
646e7f75ad0SDave Kleikamp	mfspr	r11, SPRN_SPRG_RSCRATCH4
647e7f75ad0SDave Kleikamp	mtcr	r11
648e7f75ad0SDave Kleikamp	mfspr	r13, SPRN_SPRG_RSCRATCH3
649e7f75ad0SDave Kleikamp	mfspr	r12, SPRN_SPRG_RSCRATCH2
650e7f75ad0SDave Kleikamp	mfspr	r11, SPRN_SPRG_RSCRATCH1
651e7f75ad0SDave Kleikamp	mfspr	r10, SPRN_SPRG_RSCRATCH0
652e7f75ad0SDave Kleikamp	rfi
653e7f75ad0SDave Kleikamp
654e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */
655e7f75ad0SDave Kleikamp
656e7f75ad0SDave Kleikamp	/* Debug Interrupt */
657e7f75ad0SDave Kleikamp	/*
658e7f75ad0SDave Kleikamp	 * This statement needs to exist at the end of the IVPR
659e7f75ad0SDave Kleikamp	 * definition just in case you end up taking a debug
660e7f75ad0SDave Kleikamp	 * exception within another exception.
661e7f75ad0SDave Kleikamp	 */
662e7f75ad0SDave Kleikamp	DEBUG_CRIT_EXCEPTION
663e7f75ad0SDave Kleikamp
66414cf11afSPaul Mackerras/*
66514cf11afSPaul Mackerras * Global functions
66614cf11afSPaul Mackerras */
66714cf11afSPaul Mackerras
66814cf11afSPaul Mackerras/*
66947c0bd1aSBenjamin Herrenschmidt * Adjust the machine check IVOR on 440A cores
67047c0bd1aSBenjamin Herrenschmidt */
67147c0bd1aSBenjamin Herrenschmidt_GLOBAL(__fixup_440A_mcheck)
67247c0bd1aSBenjamin Herrenschmidt	li	r3,MachineCheckA@l
67347c0bd1aSBenjamin Herrenschmidt	mtspr	SPRN_IVOR1,r3
67447c0bd1aSBenjamin Herrenschmidt	sync
67547c0bd1aSBenjamin Herrenschmidt	blr
67647c0bd1aSBenjamin Herrenschmidt
67747c0bd1aSBenjamin Herrenschmidt/*
67814cf11afSPaul Mackerras * extern void giveup_altivec(struct task_struct *prev)
67914cf11afSPaul Mackerras *
68014cf11afSPaul Mackerras * The 44x core does not have an AltiVec unit.
68114cf11afSPaul Mackerras */
68214cf11afSPaul Mackerras_GLOBAL(giveup_altivec)
68314cf11afSPaul Mackerras	blr
68414cf11afSPaul Mackerras
68514cf11afSPaul Mackerras/*
68614cf11afSPaul Mackerras * extern void giveup_fpu(struct task_struct *prev)
68714cf11afSPaul Mackerras *
68814cf11afSPaul Mackerras * The 44x core does not have an FPU.
68914cf11afSPaul Mackerras */
69014cf11afSPaul Mackerras#ifndef CONFIG_PPC_FPU
69114cf11afSPaul Mackerras_GLOBAL(giveup_fpu)
69214cf11afSPaul Mackerras	blr
69314cf11afSPaul Mackerras#endif
69414cf11afSPaul Mackerras
69514cf11afSPaul Mackerras_GLOBAL(set_context)
69614cf11afSPaul Mackerras
69714cf11afSPaul Mackerras#ifdef CONFIG_BDI_SWITCH
69814cf11afSPaul Mackerras	/* Context switch the PTE pointer for the Abatron BDI2000.
69914cf11afSPaul Mackerras	 * The PGDIR is the second parameter.
70014cf11afSPaul Mackerras	 */
70114cf11afSPaul Mackerras	lis	r5, abatron_pteptrs@h
70214cf11afSPaul Mackerras	ori	r5, r5, abatron_pteptrs@l
70314cf11afSPaul Mackerras	stw	r4, 0x4(r5)
70414cf11afSPaul Mackerras#endif
70514cf11afSPaul Mackerras	mtspr	SPRN_PID,r3
70614cf11afSPaul Mackerras	isync			/* Force context change */
70714cf11afSPaul Mackerras	blr
70814cf11afSPaul Mackerras
70914cf11afSPaul Mackerras/*
710795033c3SDave Kleikamp * Init CPU state. This is called at boot time or for secondary CPUs
711795033c3SDave Kleikamp * to setup initial TLB entries, setup IVORs, etc...
712e7f75ad0SDave Kleikamp *
713795033c3SDave Kleikamp */
714795033c3SDave Kleikamp_GLOBAL(init_cpu_state)
715795033c3SDave Kleikamp	mflr	r22
716e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x
717e7f75ad0SDave Kleikamp	/* We use the PVR to differenciate 44x cores from 476 */
718e7f75ad0SDave Kleikamp	mfspr	r3,SPRN_PVR
719e7f75ad0SDave Kleikamp	srwi	r3,r3,16
720e7f75ad0SDave Kleikamp	cmplwi	cr0,r3,PVR_476@h
721e7f75ad0SDave Kleikamp	beq	head_start_47x
722b4e8c8ddSTorez Smith	cmplwi	cr0,r3,PVR_476_ISS@h
723b4e8c8ddSTorez Smith	beq	head_start_47x
724e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */
725e7f75ad0SDave Kleikamp
726795033c3SDave Kleikamp/*
727795033c3SDave Kleikamp * In case the firmware didn't do it, we apply some workarounds
728795033c3SDave Kleikamp * that are good for all 440 core variants here
729795033c3SDave Kleikamp */
730795033c3SDave Kleikamp	mfspr	r3,SPRN_CCR0
731795033c3SDave Kleikamp	rlwinm	r3,r3,0,0,27	/* disable icache prefetch */
732795033c3SDave Kleikamp	isync
733795033c3SDave Kleikamp	mtspr	SPRN_CCR0,r3
734795033c3SDave Kleikamp	isync
735795033c3SDave Kleikamp	sync
736795033c3SDave Kleikamp
737795033c3SDave Kleikamp/*
738e7f75ad0SDave Kleikamp * Set up the initial MMU state for 44x
739795033c3SDave Kleikamp *
740795033c3SDave Kleikamp * We are still executing code at the virtual address
741795033c3SDave Kleikamp * mappings set by the firmware for the base of RAM.
742795033c3SDave Kleikamp *
743795033c3SDave Kleikamp * We first invalidate all TLB entries but the one
744795033c3SDave Kleikamp * we are running from.  We then load the KERNELBASE
745795033c3SDave Kleikamp * mappings so we can begin to use kernel addresses
746795033c3SDave Kleikamp * natively and so the interrupt vector locations are
747795033c3SDave Kleikamp * permanently pinned (necessary since Book E
748795033c3SDave Kleikamp * implementations always have translation enabled).
749795033c3SDave Kleikamp *
750795033c3SDave Kleikamp * TODO: Use the known TLB entry we are running from to
751795033c3SDave Kleikamp *	 determine which physical region we are located
752795033c3SDave Kleikamp *	 in.  This can be used to determine where in RAM
753795033c3SDave Kleikamp *	 (on a shared CPU system) or PCI memory space
754795033c3SDave Kleikamp *	 (on a DRAMless system) we are located.
755795033c3SDave Kleikamp *       For now, we assume a perfect world which means
756795033c3SDave Kleikamp *	 we are located at the base of DRAM (physical 0).
757795033c3SDave Kleikamp */
758795033c3SDave Kleikamp
759795033c3SDave Kleikamp/*
760795033c3SDave Kleikamp * Search TLB for entry that we are currently using.
761795033c3SDave Kleikamp * Invalidate all entries but the one we are using.
762795033c3SDave Kleikamp */
763795033c3SDave Kleikamp	/* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */
764795033c3SDave Kleikamp	mfspr	r3,SPRN_PID			/* Get PID */
765795033c3SDave Kleikamp	mfmsr	r4				/* Get MSR */
766795033c3SDave Kleikamp	andi.	r4,r4,MSR_IS@l			/* TS=1? */
767795033c3SDave Kleikamp	beq	wmmucr				/* If not, leave STS=0 */
768795033c3SDave Kleikamp	oris	r3,r3,PPC44x_MMUCR_STS@h	/* Set STS=1 */
769795033c3SDave Kleikampwmmucr:	mtspr	SPRN_MMUCR,r3			/* Put MMUCR */
770795033c3SDave Kleikamp	sync
771795033c3SDave Kleikamp
772795033c3SDave Kleikamp	bl	invstr				/* Find our address */
773795033c3SDave Kleikampinvstr:	mflr	r5				/* Make it accessible */
774795033c3SDave Kleikamp	tlbsx	r23,0,r5			/* Find entry we are in */
775795033c3SDave Kleikamp	li	r4,0				/* Start at TLB entry 0 */
776795033c3SDave Kleikamp	li	r3,0				/* Set PAGEID inval value */
777795033c3SDave Kleikamp1:	cmpw	r23,r4				/* Is this our entry? */
778795033c3SDave Kleikamp	beq	skpinv				/* If so, skip the inval */
779795033c3SDave Kleikamp	tlbwe	r3,r4,PPC44x_TLB_PAGEID		/* If not, inval the entry */
780795033c3SDave Kleikampskpinv:	addi	r4,r4,1				/* Increment */
781795033c3SDave Kleikamp	cmpwi	r4,64				/* Are we done? */
782795033c3SDave Kleikamp	bne	1b				/* If not, repeat */
783795033c3SDave Kleikamp	isync					/* If so, context change */
784795033c3SDave Kleikamp
785795033c3SDave Kleikamp/*
786795033c3SDave Kleikamp * Configure and load pinned entry into TLB slot 63.
787795033c3SDave Kleikamp */
788795033c3SDave Kleikamp
789795033c3SDave Kleikamp	lis	r3,PAGE_OFFSET@h
790795033c3SDave Kleikamp	ori	r3,r3,PAGE_OFFSET@l
791795033c3SDave Kleikamp
792795033c3SDave Kleikamp	/* Kernel is at the base of RAM */
793795033c3SDave Kleikamp	li r4, 0			/* Load the kernel physical address */
794795033c3SDave Kleikamp
795795033c3SDave Kleikamp	/* Load the kernel PID = 0 */
796795033c3SDave Kleikamp	li	r0,0
797795033c3SDave Kleikamp	mtspr	SPRN_PID,r0
798795033c3SDave Kleikamp	sync
799795033c3SDave Kleikamp
800795033c3SDave Kleikamp	/* Initialize MMUCR */
801795033c3SDave Kleikamp	li	r5,0
802795033c3SDave Kleikamp	mtspr	SPRN_MMUCR,r5
803795033c3SDave Kleikamp	sync
804795033c3SDave Kleikamp
805795033c3SDave Kleikamp	/* pageid fields */
806795033c3SDave Kleikamp	clrrwi	r3,r3,10		/* Mask off the effective page number */
807795033c3SDave Kleikamp	ori	r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M
808795033c3SDave Kleikamp
809795033c3SDave Kleikamp	/* xlat fields */
810795033c3SDave Kleikamp	clrrwi	r4,r4,10		/* Mask off the real page number */
811795033c3SDave Kleikamp					/* ERPN is 0 for first 4GB page */
812795033c3SDave Kleikamp
813795033c3SDave Kleikamp	/* attrib fields */
814795033c3SDave Kleikamp	/* Added guarded bit to protect against speculative loads/stores */
815795033c3SDave Kleikamp	li	r5,0
816795033c3SDave Kleikamp	ori	r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
817795033c3SDave Kleikamp
818795033c3SDave Kleikamp        li      r0,63                    /* TLB slot 63 */
819795033c3SDave Kleikamp
820795033c3SDave Kleikamp	tlbwe	r3,r0,PPC44x_TLB_PAGEID	/* Load the pageid fields */
821795033c3SDave Kleikamp	tlbwe	r4,r0,PPC44x_TLB_XLAT	/* Load the translation fields */
822795033c3SDave Kleikamp	tlbwe	r5,r0,PPC44x_TLB_ATTRIB	/* Load the attrib/access fields */
823795033c3SDave Kleikamp
824795033c3SDave Kleikamp	/* Force context change */
825795033c3SDave Kleikamp	mfmsr	r0
826795033c3SDave Kleikamp	mtspr	SPRN_SRR1, r0
827795033c3SDave Kleikamp	lis	r0,3f@h
828795033c3SDave Kleikamp	ori	r0,r0,3f@l
829795033c3SDave Kleikamp	mtspr	SPRN_SRR0,r0
830795033c3SDave Kleikamp	sync
831795033c3SDave Kleikamp	rfi
832795033c3SDave Kleikamp
833795033c3SDave Kleikamp	/* If necessary, invalidate original entry we used */
834795033c3SDave Kleikamp3:	cmpwi	r23,63
835795033c3SDave Kleikamp	beq	4f
836795033c3SDave Kleikamp	li	r6,0
837795033c3SDave Kleikamp	tlbwe   r6,r23,PPC44x_TLB_PAGEID
838795033c3SDave Kleikamp	isync
839795033c3SDave Kleikamp
840795033c3SDave Kleikamp4:
841795033c3SDave Kleikamp#ifdef CONFIG_PPC_EARLY_DEBUG_44x
842795033c3SDave Kleikamp	/* Add UART mapping for early debug. */
843795033c3SDave Kleikamp
844795033c3SDave Kleikamp	/* pageid fields */
845795033c3SDave Kleikamp	lis	r3,PPC44x_EARLY_DEBUG_VIRTADDR@h
846795033c3SDave Kleikamp	ori	r3,r3,PPC44x_TLB_VALID|PPC44x_TLB_TS|PPC44x_TLB_64K
847795033c3SDave Kleikamp
848795033c3SDave Kleikamp	/* xlat fields */
849795033c3SDave Kleikamp	lis	r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h
850795033c3SDave Kleikamp	ori	r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH
851795033c3SDave Kleikamp
852795033c3SDave Kleikamp	/* attrib fields */
853795033c3SDave Kleikamp	li	r5,(PPC44x_TLB_SW|PPC44x_TLB_SR|PPC44x_TLB_I|PPC44x_TLB_G)
854795033c3SDave Kleikamp        li      r0,62                    /* TLB slot 0 */
855795033c3SDave Kleikamp
856795033c3SDave Kleikamp	tlbwe	r3,r0,PPC44x_TLB_PAGEID
857795033c3SDave Kleikamp	tlbwe	r4,r0,PPC44x_TLB_XLAT
858795033c3SDave Kleikamp	tlbwe	r5,r0,PPC44x_TLB_ATTRIB
859795033c3SDave Kleikamp
860795033c3SDave Kleikamp	/* Force context change */
861795033c3SDave Kleikamp	isync
862795033c3SDave Kleikamp#endif /* CONFIG_PPC_EARLY_DEBUG_44x */
863795033c3SDave Kleikamp
864795033c3SDave Kleikamp	/* Establish the interrupt vector offsets */
865795033c3SDave Kleikamp	SET_IVOR(0,  CriticalInput);
866795033c3SDave Kleikamp	SET_IVOR(1,  MachineCheck);
867795033c3SDave Kleikamp	SET_IVOR(2,  DataStorage);
868795033c3SDave Kleikamp	SET_IVOR(3,  InstructionStorage);
869795033c3SDave Kleikamp	SET_IVOR(4,  ExternalInput);
870795033c3SDave Kleikamp	SET_IVOR(5,  Alignment);
871795033c3SDave Kleikamp	SET_IVOR(6,  Program);
872795033c3SDave Kleikamp	SET_IVOR(7,  FloatingPointUnavailable);
873795033c3SDave Kleikamp	SET_IVOR(8,  SystemCall);
874795033c3SDave Kleikamp	SET_IVOR(9,  AuxillaryProcessorUnavailable);
875795033c3SDave Kleikamp	SET_IVOR(10, Decrementer);
876795033c3SDave Kleikamp	SET_IVOR(11, FixedIntervalTimer);
877795033c3SDave Kleikamp	SET_IVOR(12, WatchdogTimer);
878e7f75ad0SDave Kleikamp	SET_IVOR(13, DataTLBError44x);
879e7f75ad0SDave Kleikamp	SET_IVOR(14, InstructionTLBError44x);
880795033c3SDave Kleikamp	SET_IVOR(15, DebugCrit);
881795033c3SDave Kleikamp
882e7f75ad0SDave Kleikamp	b	head_start_common
883e7f75ad0SDave Kleikamp
884e7f75ad0SDave Kleikamp
885e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_47x
886e7f75ad0SDave Kleikamp
887e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
888e7f75ad0SDave Kleikamp
889e7f75ad0SDave Kleikamp/* Entry point for secondary 47x processors */
890e7f75ad0SDave Kleikamp_GLOBAL(start_secondary_47x)
891e7f75ad0SDave Kleikamp        mr      r24,r3          /* CPU number */
892e7f75ad0SDave Kleikamp
893e7f75ad0SDave Kleikamp	bl	init_cpu_state
894e7f75ad0SDave Kleikamp
895e7f75ad0SDave Kleikamp	/* Now we need to bolt the rest of kernel memory which
896e7f75ad0SDave Kleikamp	 * is done in C code. We must be careful because our task
897e7f75ad0SDave Kleikamp	 * struct or our stack can (and will probably) be out
898e7f75ad0SDave Kleikamp	 * of reach of the initial 256M TLB entry, so we use a
899e7f75ad0SDave Kleikamp	 * small temporary stack in .bss for that. This works
900e7f75ad0SDave Kleikamp	 * because only one CPU at a time can be in this code
901e7f75ad0SDave Kleikamp	 */
902e7f75ad0SDave Kleikamp	lis	r1,temp_boot_stack@h
903e7f75ad0SDave Kleikamp	ori	r1,r1,temp_boot_stack@l
904e7f75ad0SDave Kleikamp	addi	r1,r1,1024-STACK_FRAME_OVERHEAD
905e7f75ad0SDave Kleikamp	li	r0,0
906e7f75ad0SDave Kleikamp	stw	r0,0(r1)
907e7f75ad0SDave Kleikamp	bl	mmu_init_secondary
908e7f75ad0SDave Kleikamp
909e7f75ad0SDave Kleikamp	/* Now we can get our task struct and real stack pointer */
910e7f75ad0SDave Kleikamp
911e7f75ad0SDave Kleikamp	/* Get current_thread_info and current */
912e7f75ad0SDave Kleikamp	lis	r1,secondary_ti@ha
913e7f75ad0SDave Kleikamp	lwz	r1,secondary_ti@l(r1)
914e7f75ad0SDave Kleikamp	lwz	r2,TI_TASK(r1)
915e7f75ad0SDave Kleikamp
916e7f75ad0SDave Kleikamp	/* Current stack pointer */
917e7f75ad0SDave Kleikamp	addi	r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
918e7f75ad0SDave Kleikamp	li	r0,0
919e7f75ad0SDave Kleikamp	stw	r0,0(r1)
920e7f75ad0SDave Kleikamp
921e7f75ad0SDave Kleikamp	/* Kernel stack for exception entry in SPRG3 */
922e7f75ad0SDave Kleikamp	addi	r4,r2,THREAD	/* init task's THREAD */
923e7f75ad0SDave Kleikamp	mtspr	SPRN_SPRG3,r4
924e7f75ad0SDave Kleikamp
925e7f75ad0SDave Kleikamp	b	start_secondary
926e7f75ad0SDave Kleikamp
927e7f75ad0SDave Kleikamp#endif /* CONFIG_SMP */
928e7f75ad0SDave Kleikamp
929e7f75ad0SDave Kleikamp/*
930e7f75ad0SDave Kleikamp * Set up the initial MMU state for 44x
931e7f75ad0SDave Kleikamp *
932e7f75ad0SDave Kleikamp * We are still executing code at the virtual address
933e7f75ad0SDave Kleikamp * mappings set by the firmware for the base of RAM.
934e7f75ad0SDave Kleikamp */
935e7f75ad0SDave Kleikamp
936e7f75ad0SDave Kleikamphead_start_47x:
937e7f75ad0SDave Kleikamp	/* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */
938e7f75ad0SDave Kleikamp	mfspr	r3,SPRN_PID			/* Get PID */
939e7f75ad0SDave Kleikamp	mfmsr	r4				/* Get MSR */
940e7f75ad0SDave Kleikamp	andi.	r4,r4,MSR_IS@l			/* TS=1? */
941e7f75ad0SDave Kleikamp	beq	1f				/* If not, leave STS=0 */
942e7f75ad0SDave Kleikamp	oris	r3,r3,PPC47x_MMUCR_STS@h	/* Set STS=1 */
943e7f75ad0SDave Kleikamp1:	mtspr	SPRN_MMUCR,r3			/* Put MMUCR */
944e7f75ad0SDave Kleikamp	sync
945e7f75ad0SDave Kleikamp
946e7f75ad0SDave Kleikamp	/* Find the entry we are running from */
947e7f75ad0SDave Kleikamp	bl	1f
948e7f75ad0SDave Kleikamp1:	mflr	r23
949e7f75ad0SDave Kleikamp	tlbsx	r23,0,r23
950e7f75ad0SDave Kleikamp	tlbre	r24,r23,0
951e7f75ad0SDave Kleikamp	tlbre	r25,r23,1
952e7f75ad0SDave Kleikamp	tlbre	r26,r23,2
953e7f75ad0SDave Kleikamp
954e7f75ad0SDave Kleikamp/*
955e7f75ad0SDave Kleikamp * Cleanup time
956e7f75ad0SDave Kleikamp */
957e7f75ad0SDave Kleikamp
958e7f75ad0SDave Kleikamp	/* Initialize MMUCR */
959e7f75ad0SDave Kleikamp	li	r5,0
960e7f75ad0SDave Kleikamp	mtspr	SPRN_MMUCR,r5
961e7f75ad0SDave Kleikamp	sync
962e7f75ad0SDave Kleikamp
963e7f75ad0SDave Kleikampclear_all_utlb_entries:
964e7f75ad0SDave Kleikamp
965e7f75ad0SDave Kleikamp	#; Set initial values.
966e7f75ad0SDave Kleikamp
967e7f75ad0SDave Kleikamp	addis		r3,0,0x8000
968e7f75ad0SDave Kleikamp	addi		r4,0,0
969e7f75ad0SDave Kleikamp	addi		r5,0,0
970e7f75ad0SDave Kleikamp	b		clear_utlb_entry
971e7f75ad0SDave Kleikamp
972e7f75ad0SDave Kleikamp	#; Align the loop to speed things up.
973e7f75ad0SDave Kleikamp
974e7f75ad0SDave Kleikamp	.align		6
975e7f75ad0SDave Kleikamp
976e7f75ad0SDave Kleikampclear_utlb_entry:
977e7f75ad0SDave Kleikamp
978e7f75ad0SDave Kleikamp	tlbwe		r4,r3,0
979e7f75ad0SDave Kleikamp	tlbwe		r5,r3,1
980e7f75ad0SDave Kleikamp	tlbwe		r5,r3,2
981e7f75ad0SDave Kleikamp	addis		r3,r3,0x2000
982e7f75ad0SDave Kleikamp	cmpwi		r3,0
983e7f75ad0SDave Kleikamp	bne		clear_utlb_entry
984e7f75ad0SDave Kleikamp	addis		r3,0,0x8000
985e7f75ad0SDave Kleikamp	addis		r4,r4,0x100
986e7f75ad0SDave Kleikamp	cmpwi		r4,0
987e7f75ad0SDave Kleikamp	bne		clear_utlb_entry
988e7f75ad0SDave Kleikamp
989e7f75ad0SDave Kleikamp	#; Restore original entry.
990e7f75ad0SDave Kleikamp
991e7f75ad0SDave Kleikamp	oris	r23,r23,0x8000  /* specify the way */
992e7f75ad0SDave Kleikamp	tlbwe		r24,r23,0
993e7f75ad0SDave Kleikamp	tlbwe		r25,r23,1
994e7f75ad0SDave Kleikamp	tlbwe		r26,r23,2
995e7f75ad0SDave Kleikamp
996e7f75ad0SDave Kleikamp/*
997e7f75ad0SDave Kleikamp * Configure and load pinned entry into TLB for the kernel core
998e7f75ad0SDave Kleikamp */
999e7f75ad0SDave Kleikamp
1000e7f75ad0SDave Kleikamp	lis	r3,PAGE_OFFSET@h
1001e7f75ad0SDave Kleikamp	ori	r3,r3,PAGE_OFFSET@l
1002e7f75ad0SDave Kleikamp
1003e7f75ad0SDave Kleikamp	/* Kernel is at the base of RAM */
1004e7f75ad0SDave Kleikamp	li r4, 0			/* Load the kernel physical address */
1005e7f75ad0SDave Kleikamp
1006e7f75ad0SDave Kleikamp	/* Load the kernel PID = 0 */
1007e7f75ad0SDave Kleikamp	li	r0,0
1008e7f75ad0SDave Kleikamp	mtspr	SPRN_PID,r0
1009e7f75ad0SDave Kleikamp	sync
1010e7f75ad0SDave Kleikamp
1011e7f75ad0SDave Kleikamp	/* Word 0 */
1012e7f75ad0SDave Kleikamp	clrrwi	r3,r3,12		/* Mask off the effective page number */
1013e7f75ad0SDave Kleikamp	ori	r3,r3,PPC47x_TLB0_VALID | PPC47x_TLB0_256M
1014e7f75ad0SDave Kleikamp
1015e7f75ad0SDave Kleikamp	/* Word 1 */
1016e7f75ad0SDave Kleikamp	clrrwi	r4,r4,12		/* Mask off the real page number */
1017e7f75ad0SDave Kleikamp					/* ERPN is 0 for first 4GB page */
1018e7f75ad0SDave Kleikamp	/* Word 2 */
1019e7f75ad0SDave Kleikamp	li	r5,0
1020e7f75ad0SDave Kleikamp	ori	r5,r5,PPC47x_TLB2_S_RWX
1021e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
1022e7f75ad0SDave Kleikamp	ori	r5,r5,PPC47x_TLB2_M
1023e7f75ad0SDave Kleikamp#endif
1024e7f75ad0SDave Kleikamp
1025e7f75ad0SDave Kleikamp	/* We write to way 0 and bolted 0 */
1026e7f75ad0SDave Kleikamp	lis	r0,0x8800
1027e7f75ad0SDave Kleikamp	tlbwe	r3,r0,0
1028e7f75ad0SDave Kleikamp	tlbwe	r4,r0,1
1029e7f75ad0SDave Kleikamp	tlbwe	r5,r0,2
1030e7f75ad0SDave Kleikamp
1031e7f75ad0SDave Kleikamp/*
1032e7f75ad0SDave Kleikamp * Configure SSPCR, ISPCR and USPCR for now to search everything, we can fix
1033e7f75ad0SDave Kleikamp * them up later
1034e7f75ad0SDave Kleikamp */
1035e7f75ad0SDave Kleikamp	LOAD_REG_IMMEDIATE(r3, 0x9abcdef0)
1036e7f75ad0SDave Kleikamp	mtspr	SPRN_SSPCR,r3
1037e7f75ad0SDave Kleikamp	mtspr	SPRN_USPCR,r3
1038e7f75ad0SDave Kleikamp	LOAD_REG_IMMEDIATE(r3, 0x12345670)
1039e7f75ad0SDave Kleikamp	mtspr	SPRN_ISPCR,r3
1040e7f75ad0SDave Kleikamp
1041e7f75ad0SDave Kleikamp	/* Force context change */
1042e7f75ad0SDave Kleikamp	mfmsr	r0
1043e7f75ad0SDave Kleikamp	mtspr	SPRN_SRR1, r0
1044e7f75ad0SDave Kleikamp	lis	r0,3f@h
1045e7f75ad0SDave Kleikamp	ori	r0,r0,3f@l
1046e7f75ad0SDave Kleikamp	mtspr	SPRN_SRR0,r0
1047e7f75ad0SDave Kleikamp	sync
1048e7f75ad0SDave Kleikamp	rfi
1049e7f75ad0SDave Kleikamp
1050e7f75ad0SDave Kleikamp	/* Invalidate original entry we used */
1051e7f75ad0SDave Kleikamp3:
1052e7f75ad0SDave Kleikamp	rlwinm	r24,r24,0,21,19 /* clear the "valid" bit */
1053e7f75ad0SDave Kleikamp	tlbwe	r24,r23,0
1054e7f75ad0SDave Kleikamp	addi	r24,0,0
1055e7f75ad0SDave Kleikamp	tlbwe	r24,r23,1
1056e7f75ad0SDave Kleikamp	tlbwe	r24,r23,2
1057e7f75ad0SDave Kleikamp	isync                   /* Clear out the shadow TLB entries */
1058e7f75ad0SDave Kleikamp
1059e7f75ad0SDave Kleikamp#ifdef CONFIG_PPC_EARLY_DEBUG_44x
1060e7f75ad0SDave Kleikamp	/* Add UART mapping for early debug. */
1061e7f75ad0SDave Kleikamp
1062e7f75ad0SDave Kleikamp	/* Word 0 */
1063e7f75ad0SDave Kleikamp	lis	r3,PPC44x_EARLY_DEBUG_VIRTADDR@h
1064e7f75ad0SDave Kleikamp	ori	r3,r3,PPC47x_TLB0_VALID | PPC47x_TLB0_TS | PPC47x_TLB0_1M
1065e7f75ad0SDave Kleikamp
1066e7f75ad0SDave Kleikamp	/* Word 1 */
1067e7f75ad0SDave Kleikamp	lis	r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h
1068e7f75ad0SDave Kleikamp	ori	r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH
1069e7f75ad0SDave Kleikamp
1070e7f75ad0SDave Kleikamp	/* Word 2 */
1071e7f75ad0SDave Kleikamp	li	r5,(PPC47x_TLB2_S_RW | PPC47x_TLB2_IMG)
1072e7f75ad0SDave Kleikamp
1073e7f75ad0SDave Kleikamp	/* Bolted in way 0, bolt slot 5, we -hope- we don't hit the same
1074e7f75ad0SDave Kleikamp	 * congruence class as the kernel, we need to make sure of it at
1075e7f75ad0SDave Kleikamp	 * some point
1076e7f75ad0SDave Kleikamp	 */
1077e7f75ad0SDave Kleikamp        lis	r0,0x8d00
1078e7f75ad0SDave Kleikamp	tlbwe	r3,r0,0
1079e7f75ad0SDave Kleikamp	tlbwe	r4,r0,1
1080e7f75ad0SDave Kleikamp	tlbwe	r5,r0,2
1081e7f75ad0SDave Kleikamp
1082e7f75ad0SDave Kleikamp	/* Force context change */
1083e7f75ad0SDave Kleikamp	isync
1084e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_EARLY_DEBUG_44x */
1085e7f75ad0SDave Kleikamp
1086e7f75ad0SDave Kleikamp	/* Establish the interrupt vector offsets */
1087e7f75ad0SDave Kleikamp	SET_IVOR(0,  CriticalInput);
1088e7f75ad0SDave Kleikamp	SET_IVOR(1,  MachineCheckA);
1089e7f75ad0SDave Kleikamp	SET_IVOR(2,  DataStorage);
1090e7f75ad0SDave Kleikamp	SET_IVOR(3,  InstructionStorage);
1091e7f75ad0SDave Kleikamp	SET_IVOR(4,  ExternalInput);
1092e7f75ad0SDave Kleikamp	SET_IVOR(5,  Alignment);
1093e7f75ad0SDave Kleikamp	SET_IVOR(6,  Program);
1094e7f75ad0SDave Kleikamp	SET_IVOR(7,  FloatingPointUnavailable);
1095e7f75ad0SDave Kleikamp	SET_IVOR(8,  SystemCall);
1096e7f75ad0SDave Kleikamp	SET_IVOR(9,  AuxillaryProcessorUnavailable);
1097e7f75ad0SDave Kleikamp	SET_IVOR(10, Decrementer);
1098e7f75ad0SDave Kleikamp	SET_IVOR(11, FixedIntervalTimer);
1099e7f75ad0SDave Kleikamp	SET_IVOR(12, WatchdogTimer);
1100e7f75ad0SDave Kleikamp	SET_IVOR(13, DataTLBError47x);
1101e7f75ad0SDave Kleikamp	SET_IVOR(14, InstructionTLBError47x);
1102e7f75ad0SDave Kleikamp	SET_IVOR(15, DebugCrit);
1103e7f75ad0SDave Kleikamp
1104e7f75ad0SDave Kleikamp	/* We configure icbi to invalidate 128 bytes at a time since the
1105e7f75ad0SDave Kleikamp	 * current 32-bit kernel code isn't too happy with icache != dcache
1106e7f75ad0SDave Kleikamp	 * block size
1107e7f75ad0SDave Kleikamp	 */
1108e7f75ad0SDave Kleikamp	mfspr	r3,SPRN_CCR0
1109e7f75ad0SDave Kleikamp	oris	r3,r3,0x0020
1110e7f75ad0SDave Kleikamp	mtspr	SPRN_CCR0,r3
1111e7f75ad0SDave Kleikamp	isync
1112e7f75ad0SDave Kleikamp
1113e7f75ad0SDave Kleikamp#endif /* CONFIG_PPC_47x */
1114e7f75ad0SDave Kleikamp
1115e7f75ad0SDave Kleikamp/*
1116e7f75ad0SDave Kleikamp * Here we are back to code that is common between 44x and 47x
1117e7f75ad0SDave Kleikamp *
1118e7f75ad0SDave Kleikamp * We proceed to further kernel initialization and return to the
1119e7f75ad0SDave Kleikamp * main kernel entry
1120e7f75ad0SDave Kleikamp */
1121e7f75ad0SDave Kleikamphead_start_common:
1122795033c3SDave Kleikamp	/* Establish the interrupt vector base */
1123795033c3SDave Kleikamp	lis	r4,interrupt_base@h	/* IVPR only uses the high 16-bits */
1124795033c3SDave Kleikamp	mtspr	SPRN_IVPR,r4
1125795033c3SDave Kleikamp
1126795033c3SDave Kleikamp	addis	r22,r22,KERNELBASE@h
1127795033c3SDave Kleikamp	mtlr	r22
1128e7f75ad0SDave Kleikamp	isync
1129795033c3SDave Kleikamp	blr
1130795033c3SDave Kleikamp
1131795033c3SDave Kleikamp/*
113214cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. This stuff
113314cf11afSPaul Mackerras * goes at the beginning of the data segment, which is page-aligned.
113414cf11afSPaul Mackerras */
113514cf11afSPaul Mackerras	.data
1136ca9153a3SIlya Yanok	.align	PAGE_SHIFT
1137ea703ce2SKumar Gala	.globl	sdata
1138ea703ce2SKumar Galasdata:
1139ea703ce2SKumar Gala	.globl	empty_zero_page
1140ea703ce2SKumar Galaempty_zero_page:
1141ca9153a3SIlya Yanok	.space	PAGE_SIZE
114214cf11afSPaul Mackerras
114314cf11afSPaul Mackerras/*
114414cf11afSPaul Mackerras * To support >32-bit physical addresses, we use an 8KB pgdir.
114514cf11afSPaul Mackerras */
1146ea703ce2SKumar Gala	.globl	swapper_pg_dir
1147ea703ce2SKumar Galaswapper_pg_dir:
1148bee86f14SKumar Gala	.space	PGD_TABLE_SIZE
114914cf11afSPaul Mackerras
115014cf11afSPaul Mackerras/*
115114cf11afSPaul Mackerras * Room for two PTE pointers, usually the kernel and current user pointers
115214cf11afSPaul Mackerras * to their respective root page table.
115314cf11afSPaul Mackerras */
115414cf11afSPaul Mackerrasabatron_pteptrs:
115514cf11afSPaul Mackerras	.space	8
1156e7f75ad0SDave Kleikamp
1157e7f75ad0SDave Kleikamp#ifdef CONFIG_SMP
1158e7f75ad0SDave Kleikamp	.align	12
1159e7f75ad0SDave Kleikamptemp_boot_stack:
1160e7f75ad0SDave Kleikamp	.space	1024
1161e7f75ad0SDave Kleikamp#endif /* CONFIG_SMP */
1162