18a23fdecSChristophe Leroy /* SPDX-License-Identifier: GPL-2.0 */ 28a23fdecSChristophe Leroy #ifndef __HEAD_32_H__ 38a23fdecSChristophe Leroy #define __HEAD_32_H__ 48a23fdecSChristophe Leroy 58a23fdecSChristophe Leroy #include <asm/ptrace.h> /* for STACK_FRAME_REGS_MARKER */ 68a23fdecSChristophe Leroy 78a23fdecSChristophe Leroy /* 88a23fdecSChristophe Leroy * Exception entry code. This code runs with address translation 98a23fdecSChristophe Leroy * turned off, i.e. using physical addresses. 108a23fdecSChristophe Leroy * We assume sprg3 has the physical address of the current 118a23fdecSChristophe Leroy * task's thread_struct. 128a23fdecSChristophe Leroy */ 1302847487SChristophe Leroy .macro EXCEPTION_PROLOG handle_dar_dsisr=0 1402847487SChristophe Leroy EXCEPTION_PROLOG_0 handle_dar_dsisr=\handle_dar_dsisr 151f1c4d01SChristophe Leroy EXCEPTION_PROLOG_1 1602847487SChristophe Leroy EXCEPTION_PROLOG_2 handle_dar_dsisr=\handle_dar_dsisr 171f1c4d01SChristophe Leroy .endm 181f1c4d01SChristophe Leroy 1902847487SChristophe Leroy .macro EXCEPTION_PROLOG_0 handle_dar_dsisr=0 208a23fdecSChristophe Leroy mtspr SPRN_SPRG_SCRATCH0,r10 218a23fdecSChristophe Leroy mtspr SPRN_SPRG_SCRATCH1,r11 2202847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 2302847487SChristophe Leroy mfspr r10, SPRN_SPRG_THREAD 2402847487SChristophe Leroy .if \handle_dar_dsisr 2502847487SChristophe Leroy mfspr r11, SPRN_DAR 2602847487SChristophe Leroy stw r11, DAR(r10) 2702847487SChristophe Leroy mfspr r11, SPRN_DSISR 2802847487SChristophe Leroy stw r11, DSISR(r10) 2902847487SChristophe Leroy .endif 3002847487SChristophe Leroy mfspr r11, SPRN_SRR0 3102847487SChristophe Leroy stw r11, SRR0(r10) 3202847487SChristophe Leroy #endif 335ae8fabcSChristophe Leroy mfspr r11, SPRN_SRR1 /* check whether user or kernel */ 3402847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 3502847487SChristophe Leroy stw r11, SRR1(r10) 3602847487SChristophe Leroy #endif 378a23fdecSChristophe Leroy mfcr r10 385ae8fabcSChristophe Leroy andi. r11, r11, MSR_PR 398a23fdecSChristophe Leroy .endm 408a23fdecSChristophe Leroy 41cd08f109SChristophe Leroy .macro EXCEPTION_PROLOG_1 for_rtas=0 4202847487SChristophe Leroy subi r11, r1, INT_FRAME_SIZE /* use r1 if kernel */ 438a23fdecSChristophe Leroy beq 1f 448a23fdecSChristophe Leroy mfspr r11,SPRN_SPRG_THREAD 458a23fdecSChristophe Leroy lwz r11,TASK_STACK-THREAD(r11) 4602847487SChristophe Leroy addi r11, r11, THREAD_SIZE - INT_FRAME_SIZE 4702847487SChristophe Leroy 1: 48*c118c730SChristophe Leroy tophys_novmstack r11, r11 493978eb78SChristophe Leroy #ifdef CONFIG_VMAP_STACK 503978eb78SChristophe Leroy mtcrf 0x7f, r11 513978eb78SChristophe Leroy bt 32 - THREAD_ALIGN_SHIFT, stack_overflow 523978eb78SChristophe Leroy #endif 538a23fdecSChristophe Leroy .endm 548a23fdecSChristophe Leroy 5502847487SChristophe Leroy .macro EXCEPTION_PROLOG_2 handle_dar_dsisr=0 56*c118c730SChristophe Leroy #ifdef CONFIG_VMAP_STACK 57232ca1eeSChristophe Leroy mtcr r10 58*c118c730SChristophe Leroy li r10, MSR_KERNEL & ~(MSR_IR | MSR_RI) /* can take DTLB miss */ 59*c118c730SChristophe Leroy mtmsr r10 60*c118c730SChristophe Leroy isync 61232ca1eeSChristophe Leroy #else 628a23fdecSChristophe Leroy stw r10,_CCR(r11) /* save registers */ 63232ca1eeSChristophe Leroy #endif 64232ca1eeSChristophe Leroy mfspr r10, SPRN_SPRG_SCRATCH0 658a23fdecSChristophe Leroy stw r12,GPR12(r11) 668a23fdecSChristophe Leroy stw r9,GPR9(r11) 678a23fdecSChristophe Leroy stw r10,GPR10(r11) 68*c118c730SChristophe Leroy #ifdef CONFIG_VMAP_STACK 69232ca1eeSChristophe Leroy mfcr r10 70232ca1eeSChristophe Leroy stw r10, _CCR(r11) 71232ca1eeSChristophe Leroy #endif 728a23fdecSChristophe Leroy mfspr r12,SPRN_SPRG_SCRATCH1 738a23fdecSChristophe Leroy stw r12,GPR11(r11) 748a23fdecSChristophe Leroy mflr r10 758a23fdecSChristophe Leroy stw r10,_LINK(r11) 7602847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 7702847487SChristophe Leroy mfspr r12, SPRN_SPRG_THREAD 7802847487SChristophe Leroy tovirt(r12, r12) 7902847487SChristophe Leroy .if \handle_dar_dsisr 8002847487SChristophe Leroy lwz r10, DAR(r12) 8102847487SChristophe Leroy stw r10, _DAR(r11) 8202847487SChristophe Leroy lwz r10, DSISR(r12) 8302847487SChristophe Leroy stw r10, _DSISR(r11) 8402847487SChristophe Leroy .endif 8502847487SChristophe Leroy lwz r9, SRR1(r12) 86232ca1eeSChristophe Leroy andi. r10, r9, MSR_PR 8702847487SChristophe Leroy lwz r12, SRR0(r12) 8802847487SChristophe Leroy #else 898a23fdecSChristophe Leroy mfspr r12,SPRN_SRR0 908a23fdecSChristophe Leroy mfspr r9,SPRN_SRR1 9102847487SChristophe Leroy #endif 928a23fdecSChristophe Leroy stw r1,GPR1(r11) 938a23fdecSChristophe Leroy stw r1,0(r11) 9402847487SChristophe Leroy tovirt_novmstack r1, r11 /* set new kernel sp */ 9590f204b9SChristophe Leroy #ifdef CONFIG_40x 9690f204b9SChristophe Leroy rlwinm r9,r9,0,14,12 /* clear MSR_WE (necessary?) */ 9790f204b9SChristophe Leroy #else 9802847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 9902847487SChristophe Leroy li r10, MSR_KERNEL & ~MSR_IR /* can take exceptions */ 10002847487SChristophe Leroy #else 1018a23fdecSChristophe Leroy li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR) /* can take exceptions */ 10202847487SChristophe Leroy #endif 10339bccfd1SChristophe Leroy mtmsr r10 /* (except for mach check in rtas) */ 10490f204b9SChristophe Leroy #endif 1058a23fdecSChristophe Leroy stw r0,GPR0(r11) 1068a23fdecSChristophe Leroy lis r10,STACK_FRAME_REGS_MARKER@ha /* exception frame marker */ 1078a23fdecSChristophe Leroy addi r10,r10,STACK_FRAME_REGS_MARKER@l 1088a23fdecSChristophe Leroy stw r10,8(r11) 1098a23fdecSChristophe Leroy SAVE_4GPRS(3, r11) 1108a23fdecSChristophe Leroy SAVE_2GPRS(7, r11) 1118a23fdecSChristophe Leroy .endm 1128a23fdecSChristophe Leroy 113b86fb888SChristophe Leroy .macro SYSCALL_ENTRY trapno 114b86fb888SChristophe Leroy mfspr r12,SPRN_SPRG_THREAD 1159e270862SChristophe Leroy mfspr r9, SPRN_SRR1 11602847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 1179e270862SChristophe Leroy mfspr r11, SPRN_SRR0 118c06f0affSChristophe Leroy mtctr r11 11902847487SChristophe Leroy #endif 1209e270862SChristophe Leroy andi. r11, r9, MSR_PR 121b86fb888SChristophe Leroy lwz r11,TASK_STACK-THREAD(r12) 1229e270862SChristophe Leroy beq- 99f 12302847487SChristophe Leroy addi r11, r11, THREAD_SIZE - INT_FRAME_SIZE 12402847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 125c06f0affSChristophe Leroy li r10, MSR_KERNEL & ~(MSR_IR | MSR_RI) /* can take DTLB miss */ 126c06f0affSChristophe Leroy mtmsr r10 12702847487SChristophe Leroy isync 12802847487SChristophe Leroy #endif 12902847487SChristophe Leroy tovirt_vmstack r12, r12 13002847487SChristophe Leroy tophys_novmstack r11, r11 1319e270862SChristophe Leroy mflr r10 1329e270862SChristophe Leroy stw r10, _LINK(r11) 13302847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 134c06f0affSChristophe Leroy mfctr r10 13502847487SChristophe Leroy #else 13602847487SChristophe Leroy mfspr r10,SPRN_SRR0 13702847487SChristophe Leroy #endif 138b86fb888SChristophe Leroy stw r1,GPR1(r11) 139b86fb888SChristophe Leroy stw r1,0(r11) 14002847487SChristophe Leroy tovirt_novmstack r1, r11 /* set new kernel sp */ 141b86fb888SChristophe Leroy stw r10,_NIP(r11) 142c06f0affSChristophe Leroy mfcr r10 143c06f0affSChristophe Leroy rlwinm r10,r10,0,4,2 /* Clear SO bit in CR */ 144c06f0affSChristophe Leroy stw r10,_CCR(r11) /* save registers */ 145b86fb888SChristophe Leroy #ifdef CONFIG_40x 146b86fb888SChristophe Leroy rlwinm r9,r9,0,14,12 /* clear MSR_WE (necessary?) */ 147b86fb888SChristophe Leroy #else 14802847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 14902847487SChristophe Leroy LOAD_REG_IMMEDIATE(r10, MSR_KERNEL & ~MSR_IR) /* can take exceptions */ 15002847487SChristophe Leroy #else 151ba18025fSChristophe Leroy LOAD_REG_IMMEDIATE(r10, MSR_KERNEL & ~(MSR_IR|MSR_DR)) /* can take exceptions */ 15202847487SChristophe Leroy #endif 15339bccfd1SChristophe Leroy mtmsr r10 /* (except for mach check in rtas) */ 154b86fb888SChristophe Leroy #endif 155b86fb888SChristophe Leroy lis r10,STACK_FRAME_REGS_MARKER@ha /* exception frame marker */ 156b86fb888SChristophe Leroy stw r2,GPR2(r11) 157b86fb888SChristophe Leroy addi r10,r10,STACK_FRAME_REGS_MARKER@l 158b86fb888SChristophe Leroy stw r9,_MSR(r11) 159b86fb888SChristophe Leroy li r2, \trapno + 1 160b86fb888SChristophe Leroy stw r10,8(r11) 161b86fb888SChristophe Leroy stw r2,_TRAP(r11) 162b86fb888SChristophe Leroy SAVE_GPR(0, r11) 163b86fb888SChristophe Leroy SAVE_4GPRS(3, r11) 164b86fb888SChristophe Leroy SAVE_2GPRS(7, r11) 165b86fb888SChristophe Leroy addi r11,r1,STACK_FRAME_OVERHEAD 166b86fb888SChristophe Leroy addi r2,r12,-THREAD 167b86fb888SChristophe Leroy stw r11,PT_REGS(r12) 168b86fb888SChristophe Leroy #if defined(CONFIG_40x) 169b86fb888SChristophe Leroy /* Check to see if the dbcr0 register is set up to debug. Use the 170b86fb888SChristophe Leroy internal debug mode bit to do this. */ 171b86fb888SChristophe Leroy lwz r12,THREAD_DBCR0(r12) 172b86fb888SChristophe Leroy andis. r12,r12,DBCR0_IDM@h 173b86fb888SChristophe Leroy #endif 174b86fb888SChristophe Leroy ACCOUNT_CPU_USER_ENTRY(r2, r11, r12) 175b86fb888SChristophe Leroy #if defined(CONFIG_40x) 176b86fb888SChristophe Leroy beq+ 3f 177b86fb888SChristophe Leroy /* From user and task is ptraced - load up global dbcr0 */ 178b86fb888SChristophe Leroy li r12,-1 /* clear all pending debug events */ 179b86fb888SChristophe Leroy mtspr SPRN_DBSR,r12 180b86fb888SChristophe Leroy lis r11,global_dbcr0@ha 181b86fb888SChristophe Leroy tophys(r11,r11) 182b86fb888SChristophe Leroy addi r11,r11,global_dbcr0@l 183b86fb888SChristophe Leroy lwz r12,0(r11) 184b86fb888SChristophe Leroy mtspr SPRN_DBCR0,r12 185b86fb888SChristophe Leroy lwz r12,4(r11) 186b86fb888SChristophe Leroy addi r12,r12,-1 187b86fb888SChristophe Leroy stw r12,4(r11) 188b86fb888SChristophe Leroy #endif 189b86fb888SChristophe Leroy 190b86fb888SChristophe Leroy 3: 19102847487SChristophe Leroy tovirt_novmstack r2, r2 /* set r2 to current */ 192b86fb888SChristophe Leroy lis r11, transfer_to_syscall@h 193b86fb888SChristophe Leroy ori r11, r11, transfer_to_syscall@l 194b86fb888SChristophe Leroy #ifdef CONFIG_TRACE_IRQFLAGS 195b86fb888SChristophe Leroy /* 196b86fb888SChristophe Leroy * If MSR is changing we need to keep interrupts disabled at this point 197b86fb888SChristophe Leroy * otherwise we might risk taking an interrupt before we tell lockdep 198b86fb888SChristophe Leroy * they are enabled. 199b86fb888SChristophe Leroy */ 200ba18025fSChristophe Leroy LOAD_REG_IMMEDIATE(r10, MSR_KERNEL) 201b86fb888SChristophe Leroy rlwimi r10, r9, 0, MSR_EE 202b86fb888SChristophe Leroy #else 203ba18025fSChristophe Leroy LOAD_REG_IMMEDIATE(r10, MSR_KERNEL | MSR_EE) 204b86fb888SChristophe Leroy #endif 205b86fb888SChristophe Leroy #if defined(CONFIG_PPC_8xx) && defined(CONFIG_PERF_EVENTS) 206b86fb888SChristophe Leroy mtspr SPRN_NRI, r0 207b86fb888SChristophe Leroy #endif 208b86fb888SChristophe Leroy mtspr SPRN_SRR1,r10 209b86fb888SChristophe Leroy mtspr SPRN_SRR0,r11 210b86fb888SChristophe Leroy SYNC 211b86fb888SChristophe Leroy RFI /* jump to handler, enable MMU */ 2129e270862SChristophe Leroy 99: b ret_from_kernel_syscall 213b86fb888SChristophe Leroy .endm 214b86fb888SChristophe Leroy 215c9c84fd9SChristophe Leroy .macro save_dar_dsisr_on_stack reg1, reg2, sp 21602847487SChristophe Leroy #ifndef CONFIG_VMAP_STACK 217c9c84fd9SChristophe Leroy mfspr \reg1, SPRN_DAR 218c9c84fd9SChristophe Leroy mfspr \reg2, SPRN_DSISR 219c9c84fd9SChristophe Leroy stw \reg1, _DAR(\sp) 220c9c84fd9SChristophe Leroy stw \reg2, _DSISR(\sp) 22102847487SChristophe Leroy #endif 222c9c84fd9SChristophe Leroy .endm 223c9c84fd9SChristophe Leroy 224c9c84fd9SChristophe Leroy .macro get_and_save_dar_dsisr_on_stack reg1, reg2, sp 22502847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 22602847487SChristophe Leroy lwz \reg1, _DAR(\sp) 22702847487SChristophe Leroy lwz \reg2, _DSISR(\sp) 22802847487SChristophe Leroy #else 229c9c84fd9SChristophe Leroy save_dar_dsisr_on_stack \reg1, \reg2, \sp 23002847487SChristophe Leroy #endif 23102847487SChristophe Leroy .endm 23202847487SChristophe Leroy 23302847487SChristophe Leroy .macro tovirt_vmstack dst, src 23402847487SChristophe Leroy #ifdef CONFIG_VMAP_STACK 23502847487SChristophe Leroy tovirt(\dst, \src) 23602847487SChristophe Leroy #else 23702847487SChristophe Leroy .ifnc \dst, \src 23802847487SChristophe Leroy mr \dst, \src 23902847487SChristophe Leroy .endif 24002847487SChristophe Leroy #endif 24102847487SChristophe Leroy .endm 24202847487SChristophe Leroy 24302847487SChristophe Leroy .macro tovirt_novmstack dst, src 24402847487SChristophe Leroy #ifndef CONFIG_VMAP_STACK 24502847487SChristophe Leroy tovirt(\dst, \src) 24602847487SChristophe Leroy #else 24702847487SChristophe Leroy .ifnc \dst, \src 24802847487SChristophe Leroy mr \dst, \src 24902847487SChristophe Leroy .endif 25002847487SChristophe Leroy #endif 25102847487SChristophe Leroy .endm 25202847487SChristophe Leroy 25302847487SChristophe Leroy .macro tophys_novmstack dst, src 25402847487SChristophe Leroy #ifndef CONFIG_VMAP_STACK 25502847487SChristophe Leroy tophys(\dst, \src) 25602847487SChristophe Leroy #else 25702847487SChristophe Leroy .ifnc \dst, \src 25802847487SChristophe Leroy mr \dst, \src 25902847487SChristophe Leroy .endif 26002847487SChristophe Leroy #endif 261c9c84fd9SChristophe Leroy .endm 262c9c84fd9SChristophe Leroy 2638a23fdecSChristophe Leroy /* 2648a23fdecSChristophe Leroy * Note: code which follows this uses cr0.eq (set if from kernel), 2658a23fdecSChristophe Leroy * r11, r12 (SRR0), and r9 (SRR1). 2668a23fdecSChristophe Leroy * 2678a23fdecSChristophe Leroy * Note2: once we have set r1 we are in a position to take exceptions 2688a23fdecSChristophe Leroy * again, and we could thus set MSR:RI at that point. 2698a23fdecSChristophe Leroy */ 2708a23fdecSChristophe Leroy 2718a23fdecSChristophe Leroy /* 2728a23fdecSChristophe Leroy * Exception vectors. 2738a23fdecSChristophe Leroy */ 2748a23fdecSChristophe Leroy #ifdef CONFIG_PPC_BOOK3S 2758a23fdecSChristophe Leroy #define START_EXCEPTION(n, label) \ 2768a23fdecSChristophe Leroy . = n; \ 2778a23fdecSChristophe Leroy DO_KVM n; \ 2788a23fdecSChristophe Leroy label: 2798a23fdecSChristophe Leroy 2808a23fdecSChristophe Leroy #else 2818a23fdecSChristophe Leroy #define START_EXCEPTION(n, label) \ 2828a23fdecSChristophe Leroy . = n; \ 2838a23fdecSChristophe Leroy label: 2848a23fdecSChristophe Leroy 2858a23fdecSChristophe Leroy #endif 2868a23fdecSChristophe Leroy 2878a23fdecSChristophe Leroy #define EXCEPTION(n, label, hdlr, xfer) \ 2888a23fdecSChristophe Leroy START_EXCEPTION(n, label) \ 2898a23fdecSChristophe Leroy EXCEPTION_PROLOG; \ 2908a23fdecSChristophe Leroy addi r3,r1,STACK_FRAME_OVERHEAD; \ 2918a23fdecSChristophe Leroy xfer(n, hdlr) 2928a23fdecSChristophe Leroy 2931ae99b4bSChristophe Leroy #define EXC_XFER_TEMPLATE(hdlr, trap, msr, tfer, ret) \ 2948a23fdecSChristophe Leroy li r10,trap; \ 2958a23fdecSChristophe Leroy stw r10,_TRAP(r11); \ 296ba18025fSChristophe Leroy LOAD_REG_IMMEDIATE(r10, msr); \ 2978a23fdecSChristophe Leroy bl tfer; \ 2988a23fdecSChristophe Leroy .long hdlr; \ 2998a23fdecSChristophe Leroy .long ret 3008a23fdecSChristophe Leroy 3018a23fdecSChristophe Leroy #define EXC_XFER_STD(n, hdlr) \ 3021ae99b4bSChristophe Leroy EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, transfer_to_handler_full, \ 3038a23fdecSChristophe Leroy ret_from_except_full) 3048a23fdecSChristophe Leroy 3058a23fdecSChristophe Leroy #define EXC_XFER_LITE(n, hdlr) \ 3061ae99b4bSChristophe Leroy EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, transfer_to_handler, \ 3078a23fdecSChristophe Leroy ret_from_except) 3088a23fdecSChristophe Leroy 3093978eb78SChristophe Leroy .macro vmap_stack_overflow_exception 3103978eb78SChristophe Leroy #ifdef CONFIG_VMAP_STACK 3113978eb78SChristophe Leroy #ifdef CONFIG_SMP 3123978eb78SChristophe Leroy mfspr r11, SPRN_SPRG_THREAD 3133978eb78SChristophe Leroy lwz r11, TASK_CPU - THREAD(r11) 3143978eb78SChristophe Leroy slwi r11, r11, 3 3153978eb78SChristophe Leroy addis r11, r11, emergency_ctx@ha 3163978eb78SChristophe Leroy #else 3173978eb78SChristophe Leroy lis r11, emergency_ctx@ha 3183978eb78SChristophe Leroy #endif 3193978eb78SChristophe Leroy lwz r11, emergency_ctx@l(r11) 3203978eb78SChristophe Leroy cmpwi cr1, r11, 0 3213978eb78SChristophe Leroy bne cr1, 1f 3223978eb78SChristophe Leroy lis r11, init_thread_union@ha 3233978eb78SChristophe Leroy addi r11, r11, init_thread_union@l 3243978eb78SChristophe Leroy 1: addi r11, r11, THREAD_SIZE - INT_FRAME_SIZE 3253978eb78SChristophe Leroy EXCEPTION_PROLOG_2 3263978eb78SChristophe Leroy SAVE_NVGPRS(r11) 3273978eb78SChristophe Leroy addi r3, r1, STACK_FRAME_OVERHEAD 3283978eb78SChristophe Leroy EXC_XFER_STD(0, stack_overflow_exception) 3293978eb78SChristophe Leroy #endif 3303978eb78SChristophe Leroy .endm 3313978eb78SChristophe Leroy 3328a23fdecSChristophe Leroy #endif /* __HEAD_32_H__ */ 333