12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
214cf11afSPaul Mackerras /*
314cf11afSPaul Mackerras * This program is used to generate definitions needed by
414cf11afSPaul Mackerras * assembly language modules.
514cf11afSPaul Mackerras *
614cf11afSPaul Mackerras * We use the technique used in the OSF Mach kernel code:
714cf11afSPaul Mackerras * generate asm statements containing #defines,
814cf11afSPaul Mackerras * compile this file to assembler, and then extract the
914cf11afSPaul Mackerras * #defines from the assembly-language output.
1014cf11afSPaul Mackerras */
1114cf11afSPaul Mackerras
120d55303cSDeepa Dinamani #include <linux/compat.h>
1314cf11afSPaul Mackerras #include <linux/signal.h>
1414cf11afSPaul Mackerras #include <linux/sched.h>
1514cf11afSPaul Mackerras #include <linux/kernel.h>
1614cf11afSPaul Mackerras #include <linux/errno.h>
1714cf11afSPaul Mackerras #include <linux/string.h>
1814cf11afSPaul Mackerras #include <linux/types.h>
1914cf11afSPaul Mackerras #include <linux/mman.h>
2014cf11afSPaul Mackerras #include <linux/mm.h>
21543b9fd3SJohannes Berg #include <linux/suspend.h>
22ad7f7167STony Breeds #include <linux/hrtimer.h>
23d1dead5cSStephen Rothwell #ifdef CONFIG_PPC64
2414cf11afSPaul Mackerras #include <linux/time.h>
2514cf11afSPaul Mackerras #include <linux/hardirq.h>
26d1dead5cSStephen Rothwell #endif
27d4d298feSChristoph Lameter #include <linux/kbuild.h>
28d1dead5cSStephen Rothwell
2914cf11afSPaul Mackerras #include <asm/io.h>
3014cf11afSPaul Mackerras #include <asm/page.h>
3114cf11afSPaul Mackerras #include <asm/processor.h>
3214cf11afSPaul Mackerras #include <asm/cputable.h>
3314cf11afSPaul Mackerras #include <asm/thread_info.h>
34033ef338SPaul Mackerras #include <asm/rtas.h>
35a7f290daSBenjamin Herrenschmidt #include <asm/vdso_datapage.h>
3666feed61SPaul Mackerras #include <asm/dbell.h>
3714cf11afSPaul Mackerras #ifdef CONFIG_PPC64
3814cf11afSPaul Mackerras #include <asm/paca.h>
3914cf11afSPaul Mackerras #include <asm/lppaca.h>
4014cf11afSPaul Mackerras #include <asm/cache.h>
4111a27ad7SMichael Neuling #include <asm/mmu.h>
42f04da0bcSOlof Johansson #include <asm/hvcall.h>
4319ccb76aSPaul Mackerras #include <asm/xics.h>
4414cf11afSPaul Mackerras #endif
45ed79ba9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV
46ed79ba9eSBenjamin Herrenschmidt #include <asm/opal.h>
47ed79ba9eSBenjamin Herrenschmidt #endif
48989044eeSAlexander Graf #if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
49366d4b9bSHollis Blanchard #include <linux/kvm_host.h>
500604675fSAlexander Graf #endif
51989044eeSAlexander Graf #if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
52989044eeSAlexander Graf #include <asm/kvm_book3s.h>
535deb8e7aSAlexander Graf #include <asm/kvm_ppc.h>
54db93f574SHollis Blanchard #endif
5514cf11afSPaul Mackerras
5657e2a99fSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
57047a6fd4SChristophe Leroy #ifdef CONFIG_BOOKE_OR_40x
58fca622c5SKumar Gala #include "head_booke.h"
59fca622c5SKumar Gala #endif
6057e2a99fSBenjamin Herrenschmidt #endif
61fca622c5SKumar Gala
623e731858SChristophe Leroy #if defined(CONFIG_PPC_E500)
6319f5465eSTrent Piepho #include "../mm/mmu_decl.h"
6419f5465eSTrent Piepho #endif
6519f5465eSTrent Piepho
66f86ef74eSChristophe Leroy #ifdef CONFIG_PPC_8xx
67f86ef74eSChristophe Leroy #include <asm/fixmap.h>
68f86ef74eSChristophe Leroy #endif
69f86ef74eSChristophe Leroy
704eff2b4fSJordan Niethe #ifdef CONFIG_XMON
714eff2b4fSJordan Niethe #include "../xmon/xmon_bpts.h"
724eff2b4fSJordan Niethe #endif
734eff2b4fSJordan Niethe
7410d4cf18SRashmica Gupta #define STACK_PT_REGS_OFFSET(sym, val) \
75c03be0a3SNicholas Piggin DEFINE(sym, STACK_INT_FRAME_REGS + offsetof(struct pt_regs, val))
7610d4cf18SRashmica Gupta
main(void)7714cf11afSPaul Mackerras int main(void)
7814cf11afSPaul Mackerras {
7945465615SRashmica Gupta OFFSET(THREAD, task_struct, thread);
8045465615SRashmica Gupta OFFSET(MM, task_struct, mm);
81c3ff2a51SChristophe Leroy #ifdef CONFIG_STACKPROTECTOR
82c3ff2a51SChristophe Leroy OFFSET(TASK_CANARY, task_struct, stack_canary);
8306ec27aeSChristophe Leroy #ifdef CONFIG_PPC64
8406ec27aeSChristophe Leroy OFFSET(PACA_CANARY, paca_struct, canary);
8506ec27aeSChristophe Leroy #endif
86c3ff2a51SChristophe Leroy #endif
871a3c6ceeSChristophe Leroy #ifdef CONFIG_PPC32
880df977eaSChristophe Leroy #ifdef CONFIG_PPC_RTAS
890df977eaSChristophe Leroy OFFSET(RTAS_SP, thread_struct, rtas_sp);
900df977eaSChristophe Leroy #endif
91d1dead5cSStephen Rothwell #endif /* CONFIG_PPC64 */
928c1fc5abSChristophe Leroy OFFSET(TASK_STACK, task_struct, stack);
93ed1cd6deSChristophe Leroy #ifdef CONFIG_SMP
94bcf9033eSArd Biesheuvel OFFSET(TASK_CPU, task_struct, thread_info.cpu);
95ed1cd6deSChristophe Leroy #endif
96d1dead5cSStephen Rothwell
97a4520b25SChristophe Leroy #ifdef CONFIG_LIVEPATCH_64
9845465615SRashmica Gupta OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
9985baa095SMichael Ellerman #endif
10085baa095SMichael Ellerman
10145465615SRashmica Gupta OFFSET(KSP, thread_struct, ksp);
10245465615SRashmica Gupta OFFSET(PT_REGS, thread_struct, regs);
1031325a684SAshish Kalra #ifdef CONFIG_BOOKE
10445465615SRashmica Gupta OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
1051325a684SAshish Kalra #endif
106b6254cedSChristophe Leroy #ifdef CONFIG_PPC_FPU
10745465615SRashmica Gupta OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
108aa9a9516SMichael Neuling OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
10945465615SRashmica Gupta OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
110b6254cedSChristophe Leroy #endif
11145465615SRashmica Gupta OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
11245465615SRashmica Gupta OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
11314cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
114aa9a9516SMichael Neuling OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
11545465615SRashmica Gupta OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
11645465615SRashmica Gupta OFFSET(THREAD_USED_VR, thread_struct, used_vr);
11745465615SRashmica Gupta OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
11845465615SRashmica Gupta OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
11914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
120c6e6771bSMichael Neuling #ifdef CONFIG_VSX
12145465615SRashmica Gupta OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
122c6e6771bSMichael Neuling #endif /* CONFIG_VSX */
123d1dead5cSStephen Rothwell #ifdef CONFIG_PPC64
12445465615SRashmica Gupta OFFSET(KSP_VSID, thread_struct, ksp_vsid);
125d1dead5cSStephen Rothwell #else /* CONFIG_PPC64 */
12645465615SRashmica Gupta OFFSET(PGDIR, thread_struct, pgdir);
12702847487SChristophe Leroy OFFSET(SRR0, thread_struct, srr0);
12802847487SChristophe Leroy OFFSET(SRR1, thread_struct, srr1);
12902847487SChristophe Leroy OFFSET(DAR, thread_struct, dar);
13002847487SChristophe Leroy OFFSET(DSISR, thread_struct, dsisr);
131232ca1eeSChristophe Leroy #ifdef CONFIG_PPC_BOOK3S_32
132232ca1eeSChristophe Leroy OFFSET(THR0, thread_struct, r0);
133232ca1eeSChristophe Leroy OFFSET(THR3, thread_struct, r3);
134232ca1eeSChristophe Leroy OFFSET(THR4, thread_struct, r4);
135232ca1eeSChristophe Leroy OFFSET(THR5, thread_struct, r5);
136232ca1eeSChristophe Leroy OFFSET(THR6, thread_struct, r6);
137232ca1eeSChristophe Leroy OFFSET(THR8, thread_struct, r8);
138232ca1eeSChristophe Leroy OFFSET(THR9, thread_struct, r9);
139232ca1eeSChristophe Leroy OFFSET(THR11, thread_struct, r11);
140232ca1eeSChristophe Leroy OFFSET(THLR, thread_struct, lr);
141232ca1eeSChristophe Leroy OFFSET(THCTR, thread_struct, ctr);
14270428da9SChristophe Leroy OFFSET(THSR0, thread_struct, sr0);
143232ca1eeSChristophe Leroy #endif
14414cf11afSPaul Mackerras #ifdef CONFIG_SPE
14545465615SRashmica Gupta OFFSET(THREAD_EVR0, thread_struct, evr[0]);
14645465615SRashmica Gupta OFFSET(THREAD_ACC, thread_struct, acc);
14745465615SRashmica Gupta OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
14814cf11afSPaul Mackerras #endif /* CONFIG_SPE */
149d1dead5cSStephen Rothwell #endif /* CONFIG_PPC64 */
15097e49255SAlexander Graf #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
15145465615SRashmica Gupta OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
15297e49255SAlexander Graf #endif
153ffe129ecSBharat Bhushan #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
15445465615SRashmica Gupta OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
155d30f6e48SScott Wood #endif
156d1dead5cSStephen Rothwell
1578b3c34cfSMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
15845465615SRashmica Gupta OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
15945465615SRashmica Gupta OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
16045465615SRashmica Gupta OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
16145465615SRashmica Gupta OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
16245465615SRashmica Gupta OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
16345465615SRashmica Gupta OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
16445465615SRashmica Gupta OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
165d0ffdee8SGustavo Romero OFFSET(THREAD_TM_AMR, thread_struct, tm_amr);
16645465615SRashmica Gupta OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
167aa9a9516SMichael Neuling OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
16845465615SRashmica Gupta OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
169aa9a9516SMichael Neuling OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
170c03be0a3SNicholas Piggin /* Local pt_regs on stack in int frame form, plus 16 bytes for TM */
171c03be0a3SNicholas Piggin DEFINE(TM_FRAME_SIZE, STACK_INT_FRAME_SIZE + 16);
1728b3c34cfSMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1732468dcf6SIan Munsie
17445465615SRashmica Gupta OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
17514cf11afSPaul Mackerras
17614cf11afSPaul Mackerras #ifdef CONFIG_PPC64
17745465615SRashmica Gupta OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
17845465615SRashmica Gupta OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
17914cf11afSPaul Mackerras /* paca */
18045465615SRashmica Gupta OFFSET(PACAPACAINDEX, paca_struct, paca_index);
18145465615SRashmica Gupta OFFSET(PACAPROCSTART, paca_struct, cpu_start);
18245465615SRashmica Gupta OFFSET(PACAKSAVE, paca_struct, kstack);
18345465615SRashmica Gupta OFFSET(PACACURRENT, paca_struct, __current);
184c911d2e1SChristophe Leroy DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
185c911d2e1SChristophe Leroy offsetof(struct task_struct, thread_info));
18645465615SRashmica Gupta OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
18745465615SRashmica Gupta OFFSET(PACAR1, paca_struct, saved_r1);
1887e3a68beSNicholas Piggin #ifndef CONFIG_PPC_KERNEL_PCREL
18945465615SRashmica Gupta OFFSET(PACATOC, paca_struct, kernel_toc);
1907e3a68beSNicholas Piggin #endif
19145465615SRashmica Gupta OFFSET(PACAKBASE, paca_struct, kernelbase);
19245465615SRashmica Gupta OFFSET(PACAKMSR, paca_struct, kernel_msr);
19359dc5bfcSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64
19459dc5bfcSNicholas Piggin OFFSET(PACAHSRR_VALID, paca_struct, hsrr_valid);
19559dc5bfcSNicholas Piggin OFFSET(PACASRR_VALID, paca_struct, srr_valid);
19659dc5bfcSNicholas Piggin #endif
1974e26bc4aSMadhavan Srinivasan OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
19845465615SRashmica Gupta OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
199ea678ac6SNaveen N. Rao OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
200dce6670aSBenjamin Herrenschmidt
201e0d68273SChristophe Leroy #ifdef CONFIG_PPC_BOOK3E_64
20245465615SRashmica Gupta OFFSET(PACAPGD, paca_struct, pgd);
20345465615SRashmica Gupta OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
20445465615SRashmica Gupta OFFSET(PACA_EXGEN, paca_struct, exgen);
20545465615SRashmica Gupta OFFSET(PACA_EXTLB, paca_struct, extlb);
20645465615SRashmica Gupta OFFSET(PACA_EXMC, paca_struct, exmc);
20745465615SRashmica Gupta OFFSET(PACA_EXCRIT, paca_struct, excrit);
20845465615SRashmica Gupta OFFSET(PACA_EXDBG, paca_struct, exdbg);
20945465615SRashmica Gupta OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
21045465615SRashmica Gupta OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
21145465615SRashmica Gupta OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
21245465615SRashmica Gupta OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
21328efc35fSScott Wood
21445465615SRashmica Gupta OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
21545465615SRashmica Gupta OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
21645465615SRashmica Gupta OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
217e0d68273SChristophe Leroy #endif /* CONFIG_PPC_BOOK3E_64 */
218dce6670aSBenjamin Herrenschmidt
2194e003747SMichael Ellerman #ifdef CONFIG_PPC_BOOK3S_64
22045465615SRashmica Gupta OFFSET(PACA_EXGEN, paca_struct, exgen);
22145465615SRashmica Gupta OFFSET(PACA_EXMC, paca_struct, exmc);
222a3d96f70SNicholas Piggin OFFSET(PACA_EXNMI, paca_struct, exnmi);
223387e220aSNicholas Piggin #ifdef CONFIG_PPC_64S_HASH_MMU
22445465615SRashmica Gupta OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
22545465615SRashmica Gupta OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
22645465615SRashmica Gupta OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
22745465615SRashmica Gupta OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
228387e220aSNicholas Piggin #endif
22945465615SRashmica Gupta OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
2308e0b634bSNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
2318e0b634bSNicholas Piggin OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
2328e0b634bSNicholas Piggin #endif
23345465615SRashmica Gupta OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
2344e003747SMichael Ellerman #endif /* CONFIG_PPC_BOOK3S_64 */
23545465615SRashmica Gupta OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
2361e9b4507SMahesh Salgaonkar #ifdef CONFIG_PPC_BOOK3S_64
23745465615SRashmica Gupta OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
238b1ee8a3dSNicholas Piggin OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
23945465615SRashmica Gupta OFFSET(PACA_IN_MCE, paca_struct, in_mce);
240c4f3b52cSNicholas Piggin OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
241aa8a5e00SMichael Ellerman OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
242aa8a5e00SMichael Ellerman OFFSET(PACA_EXRFI, paca_struct, exrfi);
243bdcb1aefSNicholas Piggin OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
244aa8a5e00SMichael Ellerman
2451e9b4507SMahesh Salgaonkar #endif
24645465615SRashmica Gupta OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
24745465615SRashmica Gupta OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
24845465615SRashmica Gupta OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
24913799748SNicholas Piggin #ifdef CONFIG_PPC64
25013799748SNicholas Piggin OFFSET(PACA_EXIT_SAVE_R1, paca_struct, exit_save_r1);
25113799748SNicholas Piggin #endif
252e0d68273SChristophe Leroy #ifdef CONFIG_PPC_BOOK3E_64
25345465615SRashmica Gupta OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
2540a882e28SNicholas Piggin #endif
25545465615SRashmica Gupta OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
256c223c903SChristophe Leroy #else /* CONFIG_PPC64 */
257033ef338SPaul Mackerras #endif /* CONFIG_PPC64 */
25814cf11afSPaul Mackerras
25914cf11afSPaul Mackerras /* RTAS */
26045465615SRashmica Gupta OFFSET(RTASBASE, rtas_t, base);
26145465615SRashmica Gupta OFFSET(RTASENTRY, rtas_t, entry);
26214cf11afSPaul Mackerras
263d1dead5cSStephen Rothwell /* Interrupt register frame */
26491120cc8SKumar Gala DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
2656f291a03SNicholas Piggin DEFINE(SWITCH_FRAME_SIZE, STACK_SWITCH_FRAME_SIZE);
26610d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
26710d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
26810d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
26910d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
27010d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
27110d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
27210d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
27310d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
27410d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
27510d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
27610d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
27710d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
27810d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
27910d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
280d1dead5cSStephen Rothwell /*
281d1dead5cSStephen Rothwell * Note: these symbols include _ because they overlap with special
282d1dead5cSStephen Rothwell * register names
283d1dead5cSStephen Rothwell */
28410d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_NIP, nip);
28510d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_MSR, msr);
28610d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_CTR, ctr);
28710d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_LINK, link);
28810d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_CCR, ccr);
28910d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_XER, xer);
29010d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_DAR, dar);
291d9db6e42SXiongwei Song STACK_PT_REGS_OFFSET(_DEAR, dear);
29210d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_DSISR, dsisr);
293cfa47772SXiongwei Song STACK_PT_REGS_OFFSET(_ESR, esr);
29410d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
29510d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(RESULT, result);
29610d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(_TRAP, trap);
297d9db6e42SXiongwei Song #ifdef CONFIG_PPC64
29810d4cf18SRashmica Gupta STACK_PT_REGS_OFFSET(SOFTE, softe);
2994c2de74cSNicholas Piggin STACK_PT_REGS_OFFSET(_PPR, ppr);
300d9db6e42SXiongwei Song #endif
30114cf11afSPaul Mackerras
302227ae625SAneesh Kumar K.V #ifdef CONFIG_PPC_PKEY
303227ae625SAneesh Kumar K.V STACK_PT_REGS_OFFSET(STACK_REGS_AMR, amr);
3048e560921SAneesh Kumar K.V STACK_PT_REGS_OFFSET(STACK_REGS_IAMR, iamr);
305227ae625SAneesh Kumar K.V #endif
3068e560921SAneesh Kumar K.V
307b5cfc9cdSChristophe Leroy #if defined(CONFIG_PPC32) && defined(CONFIG_BOOKE)
308b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS0, mas0);
309fca622c5SKumar Gala /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
310b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MMUCR, mas0);
311b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS1, mas1);
312b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS2, mas2);
313b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS3, mas3);
314b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS6, mas6);
315b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(MAS7, mas7);
316b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_SRR0, srr0);
317b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_SRR1, srr1);
318b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_CSRR0, csrr0);
319b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_CSRR1, csrr1);
320b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_DSRR0, dsrr0);
321b5cfc9cdSChristophe Leroy STACK_PT_REGS_OFFSET(_DSRR1, dsrr1);
32257e2a99fSBenjamin Herrenschmidt #endif
323d1dead5cSStephen Rothwell
324d1dead5cSStephen Rothwell /* About the CPU features table */
32545465615SRashmica Gupta OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
32645465615SRashmica Gupta OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
32745465615SRashmica Gupta OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
328d1dead5cSStephen Rothwell
32945465615SRashmica Gupta OFFSET(pbe_address, pbe, address);
33045465615SRashmica Gupta OFFSET(pbe_orig_address, pbe, orig_address);
33145465615SRashmica Gupta OFFSET(pbe_next, pbe, next);
332d1dead5cSStephen Rothwell
333543b9fd3SJohannes Berg #ifndef CONFIG_PPC64
334fd582ec8SPaul Mackerras DEFINE(TASK_SIZE, TASK_SIZE);
335d1dead5cSStephen Rothwell DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
336a7f290daSBenjamin Herrenschmidt #endif /* ! CONFIG_PPC64 */
33714cf11afSPaul Mackerras
338a7f290daSBenjamin Herrenschmidt /* datapage offsets for use by vdso */
339ab037dd8SChristophe Leroy OFFSET(VDSO_DATA_OFFSET, vdso_arch_data, data);
340ab037dd8SChristophe Leroy OFFSET(CFG_TB_TICKS_PER_SEC, vdso_arch_data, tb_ticks_per_sec);
3412c29eef9SChristophe Leroy #ifdef CONFIG_PPC64
342ab037dd8SChristophe Leroy OFFSET(CFG_ICACHE_BLOCKSZ, vdso_arch_data, icache_block_size);
343ab037dd8SChristophe Leroy OFFSET(CFG_DCACHE_BLOCKSZ, vdso_arch_data, dcache_block_size);
344ab037dd8SChristophe Leroy OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_arch_data, icache_log_block_size);
345ab037dd8SChristophe Leroy OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_arch_data, dcache_log_block_size);
3461bb30b7aSChristophe Leroy OFFSET(CFG_SYSCALL_MAP64, vdso_arch_data, syscall_map);
3471bb30b7aSChristophe Leroy OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, compat_syscall_map);
3481bb30b7aSChristophe Leroy #else
3491bb30b7aSChristophe Leroy OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, syscall_map);
350176ed98cSArnd Bergmann #endif
351*67672702SChristophe Leroy OFFSET(VDSO_CLOCKMODE_OFFSET, vdso_arch_data, data[0].clock_mode);
352*67672702SChristophe Leroy DEFINE(VDSO_CLOCKMODE_TIMENS, VDSO_CLOCKMODE_TIMENS);
353a7f290daSBenjamin Herrenschmidt
354007d88d0SDavid Woodhouse #ifdef CONFIG_BUG
355007d88d0SDavid Woodhouse DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
356007d88d0SDavid Woodhouse #endif
35716a15a30SStephen Rothwell
358bbf45ba5SHollis Blanchard #ifdef CONFIG_KVM
35945465615SRashmica Gupta OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
36045465615SRashmica Gupta OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
36145465615SRashmica Gupta OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
3621143a706SSimon Guo OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
36345465615SRashmica Gupta OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
36445465615SRashmica Gupta OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
365de56a948SPaul Mackerras #ifdef CONFIG_ALTIVEC
36645465615SRashmica Gupta OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
367de56a948SPaul Mackerras #endif
368173c520aSSimon Guo OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
369173c520aSSimon Guo OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
370173c520aSSimon Guo OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
371e14e7a1eSAlexander Graf #ifdef CONFIG_PPC_BOOK3S
37245465615SRashmica Gupta OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
373e14e7a1eSAlexander Graf #endif
374fd0944baSPaul Mackerras OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
375173c520aSSimon Guo OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
3769975f5e3SAneesh Kumar K.V #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
37745465615SRashmica Gupta OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
37845465615SRashmica Gupta OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
37945465615SRashmica Gupta OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
38045465615SRashmica Gupta OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
38145465615SRashmica Gupta OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
38245465615SRashmica Gupta OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
38345465615SRashmica Gupta OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
384de56a948SPaul Mackerras #endif
3853f8ed993SFabiano Rosas #ifdef CONFIG_KVM_BOOK3S_HV_P8_TIMING
38645465615SRashmica Gupta OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
38745465615SRashmica Gupta OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
38845465615SRashmica Gupta OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
38945465615SRashmica Gupta OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
39045465615SRashmica Gupta OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
39145465615SRashmica Gupta OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
39245465615SRashmica Gupta OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
39345465615SRashmica Gupta OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
39445465615SRashmica Gupta OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
39545465615SRashmica Gupta OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
39645465615SRashmica Gupta OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
397b6c295dfSPaul Mackerras #endif
39845465615SRashmica Gupta OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
39945465615SRashmica Gupta OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
40045465615SRashmica Gupta OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
40145465615SRashmica Gupta OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
40245465615SRashmica Gupta OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
40345465615SRashmica Gupta OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
40445465615SRashmica Gupta OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
40545465615SRashmica Gupta OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
40645465615SRashmica Gupta OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
40745465615SRashmica Gupta OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
4085deb8e7aSAlexander Graf #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
40945465615SRashmica Gupta OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
4105deb8e7aSAlexander Graf #endif
411bbf45ba5SHollis Blanchard
41245465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
41345465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
41445465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
41545465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
41645465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
41745465615SRashmica Gupta OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
418b5904972SScott Wood
41945465615SRashmica Gupta OFFSET(VCPU_KVM, kvm_vcpu, kvm);
42045465615SRashmica Gupta OFFSET(KVM_LPID, kvm, arch.lpid);
421d30f6e48SScott Wood
42200c3a37cSAlexander Graf /* book3s */
4239975f5e3SAneesh Kumar K.V #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
42445465615SRashmica Gupta OFFSET(KVM_SDR1, kvm, arch.sdr1);
42545465615SRashmica Gupta OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
42645465615SRashmica Gupta OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
42745465615SRashmica Gupta OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
42845465615SRashmica Gupta OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
42945465615SRashmica Gupta OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
4306c85b7bcSSukadev Bhattiprolu OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
43145465615SRashmica Gupta OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
43245465615SRashmica Gupta OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
43345465615SRashmica Gupta OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
43445465615SRashmica Gupta OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
43545465615SRashmica Gupta OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
43645465615SRashmica Gupta OFFSET(VCPU_CPU, kvm_vcpu, cpu);
43745465615SRashmica Gupta OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
438de56a948SPaul Mackerras #endif
43900c3a37cSAlexander Graf #ifdef CONFIG_PPC_BOOK3S
44045465615SRashmica Gupta OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
44145465615SRashmica Gupta OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
44245465615SRashmica Gupta OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
44345465615SRashmica Gupta OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
44445465615SRashmica Gupta OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
44545465615SRashmica Gupta OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
44645465615SRashmica Gupta OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
44745465615SRashmica Gupta OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
44845465615SRashmica Gupta OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
44945465615SRashmica Gupta OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
450122954edSRavi Bangoria OFFSET(VCPU_DAWR0, kvm_vcpu, arch.dawr0);
451122954edSRavi Bangoria OFFSET(VCPU_DAWRX0, kvm_vcpu, arch.dawrx0);
45245465615SRashmica Gupta OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
45345465615SRashmica Gupta OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
45445465615SRashmica Gupta OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
45545465615SRashmica Gupta OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
45645465615SRashmica Gupta OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
45745465615SRashmica Gupta OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
45845465615SRashmica Gupta OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
4597e4a145eSAthira Rajeev OFFSET(VCPU_MMCRA, kvm_vcpu, arch.mmcra);
4607e4a145eSAthira Rajeev OFFSET(VCPU_MMCRS, kvm_vcpu, arch.mmcrs);
46145465615SRashmica Gupta OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
46245465615SRashmica Gupta OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
46345465615SRashmica Gupta OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
46445465615SRashmica Gupta OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
46545465615SRashmica Gupta OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
46645465615SRashmica Gupta OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
46745465615SRashmica Gupta OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
46845465615SRashmica Gupta OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
46945465615SRashmica Gupta OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
47045465615SRashmica Gupta OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
47145465615SRashmica Gupta OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
47245465615SRashmica Gupta OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
47345465615SRashmica Gupta OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
47445465615SRashmica Gupta OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
47545465615SRashmica Gupta OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
47645465615SRashmica Gupta OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
47745465615SRashmica Gupta OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
47845465615SRashmica Gupta OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
47945465615SRashmica Gupta OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
48045465615SRashmica Gupta OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
48145465615SRashmica Gupta OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
48245465615SRashmica Gupta OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
48345465615SRashmica Gupta OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
48445465615SRashmica Gupta OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
485769377f7SPaul Mackerras OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
48645465615SRashmica Gupta OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
48745465615SRashmica Gupta OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
48845465615SRashmica Gupta OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
48945465615SRashmica Gupta OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
49045465615SRashmica Gupta OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
49157b8daa7SPaul Mackerras OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
49245465615SRashmica Gupta OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
49345465615SRashmica Gupta OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
49445465615SRashmica Gupta OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
49545465615SRashmica Gupta OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
49645465615SRashmica Gupta OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
49745465615SRashmica Gupta OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
498de56a948SPaul Mackerras DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
4997b490411SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
50045465615SRashmica Gupta OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
50145465615SRashmica Gupta OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
50245465615SRashmica Gupta OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
5034bb3c7a0SPaul Mackerras OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
50445465615SRashmica Gupta OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
50545465615SRashmica Gupta OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
50645465615SRashmica Gupta OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
50745465615SRashmica Gupta OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
50845465615SRashmica Gupta OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
50945465615SRashmica Gupta OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
51045465615SRashmica Gupta OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
51145465615SRashmica Gupta OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
51245465615SRashmica Gupta OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
51345465615SRashmica Gupta OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
51445465615SRashmica Gupta OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
51545465615SRashmica Gupta OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
5167b490411SMichael Neuling #endif
5173c42bf8aSPaul Mackerras
5183c42bf8aSPaul Mackerras #ifdef CONFIG_PPC_BOOK3S_64
5197aa79938SAneesh Kumar K.V #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
52045465615SRashmica Gupta OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
5213c42bf8aSPaul Mackerras # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
522de56a948SPaul Mackerras #else
523de56a948SPaul Mackerras # define SVCPU_FIELD(x, f)
524de56a948SPaul Mackerras #endif
5253c42bf8aSPaul Mackerras # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
5263c42bf8aSPaul Mackerras #else /* 32-bit */
5273c42bf8aSPaul Mackerras # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
5283c42bf8aSPaul Mackerras # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
5290604675fSAlexander Graf #endif
5303c42bf8aSPaul Mackerras
5313c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_CR, cr);
5323c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_XER, xer);
5333c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_CTR, ctr);
5343c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_LR, lr);
5353c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_PC, pc);
5363c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R0, gpr[0]);
5373c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R1, gpr[1]);
5383c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R2, gpr[2]);
5393c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R3, gpr[3]);
5403c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R4, gpr[4]);
5413c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R5, gpr[5]);
5423c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R6, gpr[6]);
5433c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R7, gpr[7]);
5443c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R8, gpr[8]);
5453c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R9, gpr[9]);
5463c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R10, gpr[10]);
5473c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R11, gpr[11]);
5483c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R12, gpr[12]);
5493c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_R13, gpr[13]);
5503c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
5513c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
5523c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
5533c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
5543c42bf8aSPaul Mackerras #ifdef CONFIG_PPC_BOOK3S_32
5553c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_SR, sr);
5563c42bf8aSPaul Mackerras #endif
5573c42bf8aSPaul Mackerras #ifdef CONFIG_PPC64
5583c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_SLB, slb);
5593c42bf8aSPaul Mackerras SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
560616dff86SAlexander Graf SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
5613c42bf8aSPaul Mackerras #endif
5623c42bf8aSPaul Mackerras
5633c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
5643c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
565de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
5663c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
5673c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
5683c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
56936e7bb38SAneesh Kumar K.V HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
5703c42bf8aSPaul Mackerras HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
57102143947SPaul Mackerras HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
57219ccb76aSPaul Mackerras HSTATE_FIELD(HSTATE_NAPPING, napping);
5733c42bf8aSPaul Mackerras
5749975f5e3SAneesh Kumar K.V #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
5757657f408SPaul Mackerras HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
5767657f408SPaul Mackerras HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
577de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
578371fefd6SPaul Mackerras HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
57954695c30SBenjamin Herrenschmidt HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
580e0b7ec05SPaul Mackerras HSTATE_FIELD(HSTATE_PTID, ptid);
5814bb3c7a0SPaul Mackerras HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
5829a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
5839a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
5849a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
5859a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
5869a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
5879a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
5889a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
5899a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
5909a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
5919a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
5929a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
5939a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
5949a4fc4eaSMichael Ellerman HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
595de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_PURR, host_purr);
596de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_SPURR, host_spurr);
597de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_DSCR, host_dscr);
598de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_DABR, dabr);
599de56a948SPaul Mackerras HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
600b4deba5cSPaul Mackerras HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
60119ccb76aSPaul Mackerras DEFINE(IPI_PRIORITY, IPI_PRIORITY);
60245465615SRashmica Gupta OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
60345465615SRashmica Gupta OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
60445465615SRashmica Gupta OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
60545465615SRashmica Gupta OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
60645465615SRashmica Gupta OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
6079975f5e3SAneesh Kumar K.V #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
608de56a948SPaul Mackerras
6090acb9111SPaul Mackerras #ifdef CONFIG_PPC_BOOK3S_64
6100acb9111SPaul Mackerras HSTATE_FIELD(HSTATE_CFAR, cfar);
6114b8473c9SPaul Mackerras HSTATE_FIELD(HSTATE_PPR, ppr);
612616dff86SAlexander Graf HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
6130acb9111SPaul Mackerras #endif /* CONFIG_PPC_BOOK3S_64 */
6140acb9111SPaul Mackerras
6153c42bf8aSPaul Mackerras #else /* CONFIG_PPC_BOOK3S */
616fd0944baSPaul Mackerras OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
617173c520aSSimon Guo OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
618173c520aSSimon Guo OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
619173c520aSSimon Guo OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
620173c520aSSimon Guo OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
62145465615SRashmica Gupta OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
62245465615SRashmica Gupta OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
62345465615SRashmica Gupta OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
62445465615SRashmica Gupta OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
62545465615SRashmica Gupta OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
62600c3a37cSAlexander Graf #endif /* CONFIG_PPC_BOOK3S */
6273c42bf8aSPaul Mackerras #endif /* CONFIG_KVM */
628d17051cbSAlexander Graf
629d17051cbSAlexander Graf #ifdef CONFIG_KVM_GUEST
63045465615SRashmica Gupta OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
63145465615SRashmica Gupta OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
63245465615SRashmica Gupta OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
63345465615SRashmica Gupta OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
63445465615SRashmica Gupta OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
63545465615SRashmica Gupta OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
63645465615SRashmica Gupta OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
637d17051cbSAlexander Graf #endif
638d17051cbSAlexander Graf
639ca9153a3SIlya Yanok #ifdef CONFIG_44x
640ca9153a3SIlya Yanok DEFINE(PGD_T_LOG2, PGD_T_LOG2);
641ca9153a3SIlya Yanok DEFINE(PTE_T_LOG2, PTE_T_LOG2);
642ca9153a3SIlya Yanok #endif
6433e731858SChristophe Leroy #ifdef CONFIG_PPC_E500
64478f62237SKumar Gala DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
64545465615SRashmica Gupta OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
64645465615SRashmica Gupta OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
64745465615SRashmica Gupta OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
64845465615SRashmica Gupta OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
64945465615SRashmica Gupta OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
65078f62237SKumar Gala #endif
651bbf45ba5SHollis Blanchard
6524cd35f67SScott Wood #if defined(CONFIG_KVM) && defined(CONFIG_SPE)
65345465615SRashmica Gupta OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
65445465615SRashmica Gupta OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
65545465615SRashmica Gupta OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
65645465615SRashmica Gupta OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
6574cd35f67SScott Wood #endif
6584cd35f67SScott Wood
659d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
66045465615SRashmica Gupta OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
66145465615SRashmica Gupta OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
662d30f6e48SScott Wood #endif
663d30f6e48SScott Wood
66473e75b41SHollis Blanchard #ifdef CONFIG_KVM_EXIT_TIMING
66545465615SRashmica Gupta OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
66645465615SRashmica Gupta OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
66745465615SRashmica Gupta OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
66845465615SRashmica Gupta OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
66973e75b41SHollis Blanchard #endif
67073e75b41SHollis Blanchard
67166feed61SPaul Mackerras DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
67266feed61SPaul Mackerras
673f86ef74eSChristophe Leroy #ifdef CONFIG_PPC_8xx
6749f595fd8SScott Wood DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
675f86ef74eSChristophe Leroy #endif
676f86ef74eSChristophe Leroy
6774eff2b4fSJordan Niethe #ifdef CONFIG_XMON
6784eff2b4fSJordan Niethe DEFINE(BPT_SIZE, BPT_SIZE);
6794eff2b4fSJordan Niethe #endif
6804eff2b4fSJordan Niethe
68114cf11afSPaul Mackerras return 0;
68214cf11afSPaul Mackerras }
683