1c3617f72SDavid Howells /* 2c3617f72SDavid Howells * This program is free software; you can redistribute it and/or modify 3c3617f72SDavid Howells * it under the terms of the GNU General Public License, version 2, as 4c3617f72SDavid Howells * published by the Free Software Foundation. 5c3617f72SDavid Howells * 6c3617f72SDavid Howells * This program is distributed in the hope that it will be useful, 7c3617f72SDavid Howells * but WITHOUT ANY WARRANTY; without even the implied warranty of 8c3617f72SDavid Howells * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9c3617f72SDavid Howells * GNU General Public License for more details. 10c3617f72SDavid Howells * 11c3617f72SDavid Howells * You should have received a copy of the GNU General Public License 12c3617f72SDavid Howells * along with this program; if not, write to the Free Software 13c3617f72SDavid Howells * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14c3617f72SDavid Howells * 15c3617f72SDavid Howells * Copyright IBM Corp. 2007 16c3617f72SDavid Howells * 17c3617f72SDavid Howells * Authors: Hollis Blanchard <hollisb@us.ibm.com> 18c3617f72SDavid Howells */ 19c3617f72SDavid Howells 20c3617f72SDavid Howells #ifndef __LINUX_KVM_POWERPC_H 21c3617f72SDavid Howells #define __LINUX_KVM_POWERPC_H 22c3617f72SDavid Howells 23c3617f72SDavid Howells #include <linux/types.h> 24c3617f72SDavid Howells 25c3617f72SDavid Howells /* Select powerpc specific features in <linux/kvm.h> */ 26c3617f72SDavid Howells #define __KVM_HAVE_SPAPR_TCE 27c3617f72SDavid Howells #define __KVM_HAVE_PPC_SMT 28de9ba2f3SAlexander Graf #define __KVM_HAVE_IRQCHIP 295efdb4beSAlexander Graf #define __KVM_HAVE_IRQ_LINE 30ce11e48bSBharat Bhushan #define __KVM_HAVE_GUEST_DEBUG 31c3617f72SDavid Howells 324b4357e0SPaolo Bonzini /* Not always available, but if it is, this is the correct offset. */ 334b4357e0SPaolo Bonzini #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 344b4357e0SPaolo Bonzini 35c3617f72SDavid Howells struct kvm_regs { 36c3617f72SDavid Howells __u64 pc; 37c3617f72SDavid Howells __u64 cr; 38c3617f72SDavid Howells __u64 ctr; 39c3617f72SDavid Howells __u64 lr; 40c3617f72SDavid Howells __u64 xer; 41c3617f72SDavid Howells __u64 msr; 42c3617f72SDavid Howells __u64 srr0; 43c3617f72SDavid Howells __u64 srr1; 44c3617f72SDavid Howells __u64 pid; 45c3617f72SDavid Howells 46c3617f72SDavid Howells __u64 sprg0; 47c3617f72SDavid Howells __u64 sprg1; 48c3617f72SDavid Howells __u64 sprg2; 49c3617f72SDavid Howells __u64 sprg3; 50c3617f72SDavid Howells __u64 sprg4; 51c3617f72SDavid Howells __u64 sprg5; 52c3617f72SDavid Howells __u64 sprg6; 53c3617f72SDavid Howells __u64 sprg7; 54c3617f72SDavid Howells 55c3617f72SDavid Howells __u64 gpr[32]; 56c3617f72SDavid Howells }; 57c3617f72SDavid Howells 58c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_NONE 0 59c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_FSL 1 60c3617f72SDavid Howells 61c3617f72SDavid Howells #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */ 62c3617f72SDavid Howells 63*e20bbd3dSAravinda Prasad /* flags for kvm_run.flags */ 64*e20bbd3dSAravinda Prasad #define KVM_RUN_PPC_NMI_DISP_MASK (3 << 0) 65*e20bbd3dSAravinda Prasad #define KVM_RUN_PPC_NMI_DISP_FULLY_RECOV (1 << 0) 66*e20bbd3dSAravinda Prasad #define KVM_RUN_PPC_NMI_DISP_LIMITED_RECOV (2 << 0) 67*e20bbd3dSAravinda Prasad #define KVM_RUN_PPC_NMI_DISP_NOT_RECOV (3 << 0) 68*e20bbd3dSAravinda Prasad 69c3617f72SDavid Howells /* 70c3617f72SDavid Howells * Feature bits indicate which sections of the sregs struct are valid, 71c3617f72SDavid Howells * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers 72c3617f72SDavid Howells * corresponding to unset feature bits will not be modified. This allows 73c3617f72SDavid Howells * restoring a checkpoint made without that feature, while keeping the 74c3617f72SDavid Howells * default values of the new registers. 75c3617f72SDavid Howells * 76c3617f72SDavid Howells * KVM_SREGS_E_BASE contains: 77c3617f72SDavid Howells * CSRR0/1 (refers to SRR2/3 on 40x) 78c3617f72SDavid Howells * ESR 79c3617f72SDavid Howells * DEAR 80c3617f72SDavid Howells * MCSR 81c3617f72SDavid Howells * TSR 82c3617f72SDavid Howells * TCR 83c3617f72SDavid Howells * DEC 84c3617f72SDavid Howells * TB 85c3617f72SDavid Howells * VRSAVE (USPRG0) 86c3617f72SDavid Howells */ 87c3617f72SDavid Howells #define KVM_SREGS_E_BASE (1 << 0) 88c3617f72SDavid Howells 89c3617f72SDavid Howells /* 90c3617f72SDavid Howells * KVM_SREGS_E_ARCH206 contains: 91c3617f72SDavid Howells * 92c3617f72SDavid Howells * PIR 93c3617f72SDavid Howells * MCSRR0/1 94c3617f72SDavid Howells * DECAR 95c3617f72SDavid Howells * IVPR 96c3617f72SDavid Howells */ 97c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206 (1 << 1) 98c3617f72SDavid Howells 99c3617f72SDavid Howells /* 100c3617f72SDavid Howells * Contains EPCR, plus the upper half of 64-bit registers 101c3617f72SDavid Howells * that are 32-bit on 32-bit implementations. 102c3617f72SDavid Howells */ 103c3617f72SDavid Howells #define KVM_SREGS_E_64 (1 << 2) 104c3617f72SDavid Howells 105c3617f72SDavid Howells #define KVM_SREGS_E_SPRG8 (1 << 3) 106c3617f72SDavid Howells #define KVM_SREGS_E_MCIVPR (1 << 4) 107c3617f72SDavid Howells 108c3617f72SDavid Howells /* 109c3617f72SDavid Howells * IVORs are used -- contains IVOR0-15, plus additional IVORs 110c3617f72SDavid Howells * in combination with an appropriate feature bit. 111c3617f72SDavid Howells */ 112c3617f72SDavid Howells #define KVM_SREGS_E_IVOR (1 << 5) 113c3617f72SDavid Howells 114c3617f72SDavid Howells /* 115c3617f72SDavid Howells * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG. 116c3617f72SDavid Howells * Also TLBnPS if MMUCFG[MAVN] = 1. 117c3617f72SDavid Howells */ 118c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206_MMU (1 << 6) 119c3617f72SDavid Howells 120c3617f72SDavid Howells /* DBSR, DBCR, IAC, DAC, DVC */ 121c3617f72SDavid Howells #define KVM_SREGS_E_DEBUG (1 << 7) 122c3617f72SDavid Howells 123c3617f72SDavid Howells /* Enhanced debug -- DSRR0/1, SPRG9 */ 124c3617f72SDavid Howells #define KVM_SREGS_E_ED (1 << 8) 125c3617f72SDavid Howells 126c3617f72SDavid Howells /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */ 127c3617f72SDavid Howells #define KVM_SREGS_E_SPE (1 << 9) 128c3617f72SDavid Howells 129324b3e63SAlexander Graf /* 130324b3e63SAlexander Graf * DEPRECATED! USE ONE_REG FOR THIS ONE! 131324b3e63SAlexander Graf * External Proxy (EXP) -- EPR 132324b3e63SAlexander Graf */ 133c3617f72SDavid Howells #define KVM_SREGS_EXP (1 << 10) 134c3617f72SDavid Howells 135c3617f72SDavid Howells /* External PID (E.PD) -- EPSC/EPLC */ 136c3617f72SDavid Howells #define KVM_SREGS_E_PD (1 << 11) 137c3617f72SDavid Howells 138c3617f72SDavid Howells /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */ 139c3617f72SDavid Howells #define KVM_SREGS_E_PC (1 << 12) 140c3617f72SDavid Howells 141c3617f72SDavid Howells /* Page table (E.PT) -- EPTCFG */ 142c3617f72SDavid Howells #define KVM_SREGS_E_PT (1 << 13) 143c3617f72SDavid Howells 144c3617f72SDavid Howells /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */ 145c3617f72SDavid Howells #define KVM_SREGS_E_PM (1 << 14) 146c3617f72SDavid Howells 147c3617f72SDavid Howells /* 148c3617f72SDavid Howells * Special updates: 149c3617f72SDavid Howells * 150c3617f72SDavid Howells * Some registers may change even while a vcpu is not running. 151c3617f72SDavid Howells * To avoid losing these changes, by default these registers are 152c3617f72SDavid Howells * not updated by KVM_SET_SREGS. To force an update, set the bit 153c3617f72SDavid Howells * in u.e.update_special corresponding to the register to be updated. 154c3617f72SDavid Howells * 155c3617f72SDavid Howells * The update_special field is zero on return from KVM_GET_SREGS. 156c3617f72SDavid Howells * 157c3617f72SDavid Howells * When restoring a checkpoint, the caller can set update_special 158c3617f72SDavid Howells * to 0xffffffff to ensure that everything is restored, even new features 159c3617f72SDavid Howells * that the caller doesn't know about. 160c3617f72SDavid Howells */ 161c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_MCSR (1 << 0) 162c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_TSR (1 << 1) 163c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DEC (1 << 2) 164c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DBSR (1 << 3) 165c3617f72SDavid Howells 166c3617f72SDavid Howells /* 167c3617f72SDavid Howells * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a 168c3617f72SDavid Howells * previous KVM_GET_REGS. 169c3617f72SDavid Howells * 170c3617f72SDavid Howells * Unless otherwise indicated, setting any register with KVM_SET_SREGS 171c3617f72SDavid Howells * directly sets its value. It does not trigger any special semantics such 172c3617f72SDavid Howells * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct 173c3617f72SDavid Howells * just received from KVM_GET_SREGS is always a no-op. 174c3617f72SDavid Howells */ 175c3617f72SDavid Howells struct kvm_sregs { 176c3617f72SDavid Howells __u32 pvr; 177c3617f72SDavid Howells union { 178c3617f72SDavid Howells struct { 179c3617f72SDavid Howells __u64 sdr1; 180c3617f72SDavid Howells struct { 181c3617f72SDavid Howells struct { 182c3617f72SDavid Howells __u64 slbe; 183c3617f72SDavid Howells __u64 slbv; 184c3617f72SDavid Howells } slb[64]; 185c3617f72SDavid Howells } ppc64; 186c3617f72SDavid Howells struct { 187c3617f72SDavid Howells __u32 sr[16]; 188c3617f72SDavid Howells __u64 ibat[8]; 189c3617f72SDavid Howells __u64 dbat[8]; 190c3617f72SDavid Howells } ppc32; 191c3617f72SDavid Howells } s; 192c3617f72SDavid Howells struct { 193c3617f72SDavid Howells union { 194c3617f72SDavid Howells struct { /* KVM_SREGS_E_IMPL_FSL */ 195c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_FSL_ */ 196c3617f72SDavid Howells __u32 svr; 197c3617f72SDavid Howells __u64 mcar; 198c3617f72SDavid Howells __u32 hid0; 199c3617f72SDavid Howells 200c3617f72SDavid Howells /* KVM_SREGS_E_FSL_PIDn */ 201c3617f72SDavid Howells __u32 pid1, pid2; 202c3617f72SDavid Howells } fsl; 203c3617f72SDavid Howells __u8 pad[256]; 204c3617f72SDavid Howells } impl; 205c3617f72SDavid Howells 206c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_ */ 207c3617f72SDavid Howells __u32 impl_id; /* KVM_SREGS_E_IMPL_ */ 208c3617f72SDavid Howells __u32 update_special; /* KVM_SREGS_E_UPDATE_ */ 209c3617f72SDavid Howells __u32 pir; /* read-only */ 210c3617f72SDavid Howells __u64 sprg8; 211c3617f72SDavid Howells __u64 sprg9; /* E.ED */ 212c3617f72SDavid Howells __u64 csrr0; 213c3617f72SDavid Howells __u64 dsrr0; /* E.ED */ 214c3617f72SDavid Howells __u64 mcsrr0; 215c3617f72SDavid Howells __u32 csrr1; 216c3617f72SDavid Howells __u32 dsrr1; /* E.ED */ 217c3617f72SDavid Howells __u32 mcsrr1; 218c3617f72SDavid Howells __u32 esr; 219c3617f72SDavid Howells __u64 dear; 220c3617f72SDavid Howells __u64 ivpr; 221c3617f72SDavid Howells __u64 mcivpr; 222c3617f72SDavid Howells __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */ 223c3617f72SDavid Howells 224c3617f72SDavid Howells __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */ 225c3617f72SDavid Howells __u32 tcr; 226c3617f72SDavid Howells __u32 decar; 227c3617f72SDavid Howells __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */ 228c3617f72SDavid Howells 229c3617f72SDavid Howells /* 230c3617f72SDavid Howells * Userspace can read TB directly, but the 231c3617f72SDavid Howells * value reported here is consistent with "dec". 232c3617f72SDavid Howells * 233c3617f72SDavid Howells * Read-only. 234c3617f72SDavid Howells */ 235c3617f72SDavid Howells __u64 tb; 236c3617f72SDavid Howells 237c3617f72SDavid Howells __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */ 238c3617f72SDavid Howells __u32 dbcr[3]; 23919bf7f8aSMarcelo Tosatti /* 24019bf7f8aSMarcelo Tosatti * iac/dac registers are 64bit wide, while this API 24119bf7f8aSMarcelo Tosatti * interface provides only lower 32 bits on 64 bit 24219bf7f8aSMarcelo Tosatti * processors. ONE_REG interface is added for 64bit 24319bf7f8aSMarcelo Tosatti * iac/dac registers. 24419bf7f8aSMarcelo Tosatti */ 245c3617f72SDavid Howells __u32 iac[4]; 246c3617f72SDavid Howells __u32 dac[2]; 247c3617f72SDavid Howells __u32 dvc[2]; 248c3617f72SDavid Howells __u8 num_iac; /* read-only */ 249c3617f72SDavid Howells __u8 num_dac; /* read-only */ 250c3617f72SDavid Howells __u8 num_dvc; /* read-only */ 251c3617f72SDavid Howells __u8 pad; 252c3617f72SDavid Howells 253c3617f72SDavid Howells __u32 epr; /* EXP */ 254c3617f72SDavid Howells __u32 vrsave; /* a.k.a. USPRG0 */ 255c3617f72SDavid Howells __u32 epcr; /* KVM_SREGS_E_64 */ 256c3617f72SDavid Howells 257c3617f72SDavid Howells __u32 mas0; 258c3617f72SDavid Howells __u32 mas1; 259c3617f72SDavid Howells __u64 mas2; 260c3617f72SDavid Howells __u64 mas7_3; 261c3617f72SDavid Howells __u32 mas4; 262c3617f72SDavid Howells __u32 mas6; 263c3617f72SDavid Howells 264c3617f72SDavid Howells __u32 ivor_low[16]; /* IVOR0-15 */ 265c3617f72SDavid Howells __u32 ivor_high[18]; /* IVOR32+, plus room to expand */ 266c3617f72SDavid Howells 267c3617f72SDavid Howells __u32 mmucfg; /* read-only */ 268c3617f72SDavid Howells __u32 eptcfg; /* E.PT, read-only */ 269c3617f72SDavid Howells __u32 tlbcfg[4];/* read-only */ 270c3617f72SDavid Howells __u32 tlbps[4]; /* read-only */ 271c3617f72SDavid Howells 272c3617f72SDavid Howells __u32 eplc, epsc; /* E.PD */ 273c3617f72SDavid Howells } e; 274c3617f72SDavid Howells __u8 pad[1020]; 275c3617f72SDavid Howells } u; 276c3617f72SDavid Howells }; 277c3617f72SDavid Howells 278c3617f72SDavid Howells struct kvm_fpu { 279c3617f72SDavid Howells __u64 fpr[32]; 280c3617f72SDavid Howells }; 281c3617f72SDavid Howells 282b12c7841SBharat Bhushan /* 283b12c7841SBharat Bhushan * Defines for h/w breakpoint, watchpoint (read, write or both) and 284b12c7841SBharat Bhushan * software breakpoint. 285b12c7841SBharat Bhushan * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status" 286b12c7841SBharat Bhushan * for KVM_DEBUG_EXIT. 287b12c7841SBharat Bhushan */ 288b12c7841SBharat Bhushan #define KVMPPC_DEBUG_NONE 0x0 289b12c7841SBharat Bhushan #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1) 290b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2) 291b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_READ (1UL << 3) 292c3617f72SDavid Howells struct kvm_debug_exit_arch { 293b12c7841SBharat Bhushan __u64 address; 294b12c7841SBharat Bhushan /* 295b12c7841SBharat Bhushan * exiting to userspace because of h/w breakpoint, watchpoint 296b12c7841SBharat Bhushan * (read, write or both) and software breakpoint. 297b12c7841SBharat Bhushan */ 298b12c7841SBharat Bhushan __u32 status; 299b12c7841SBharat Bhushan __u32 reserved; 300c3617f72SDavid Howells }; 301c3617f72SDavid Howells 302c3617f72SDavid Howells /* for KVM_SET_GUEST_DEBUG */ 303c3617f72SDavid Howells struct kvm_guest_debug_arch { 304092d62eeSBharat Bhushan struct { 305092d62eeSBharat Bhushan /* H/W breakpoint/watchpoint address */ 306092d62eeSBharat Bhushan __u64 addr; 307092d62eeSBharat Bhushan /* 308092d62eeSBharat Bhushan * Type denotes h/w breakpoint, read watchpoint, write 309092d62eeSBharat Bhushan * watchpoint or watchpoint (both read and write). 310092d62eeSBharat Bhushan */ 311092d62eeSBharat Bhushan __u32 type; 312092d62eeSBharat Bhushan __u32 reserved; 313092d62eeSBharat Bhushan } bp[16]; 314c3617f72SDavid Howells }; 315c3617f72SDavid Howells 316092d62eeSBharat Bhushan /* Debug related defines */ 317092d62eeSBharat Bhushan /* 318092d62eeSBharat Bhushan * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic 319092d62eeSBharat Bhushan * and upper 16 bits are architecture specific. Architecture specific defines 320092d62eeSBharat Bhushan * that ioctl is for setting hardware breakpoint or software breakpoint. 321092d62eeSBharat Bhushan */ 322092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_SW_BP 0x00010000 323092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_HW_BP 0x00020000 324092d62eeSBharat Bhushan 325c3617f72SDavid Howells /* definition of registers in kvm_run */ 326c3617f72SDavid Howells struct kvm_sync_regs { 327c3617f72SDavid Howells }; 328c3617f72SDavid Howells 329c3617f72SDavid Howells #define KVM_INTERRUPT_SET -1U 330c3617f72SDavid Howells #define KVM_INTERRUPT_UNSET -2U 331c3617f72SDavid Howells #define KVM_INTERRUPT_SET_LEVEL -3U 332c3617f72SDavid Howells 333c3617f72SDavid Howells #define KVM_CPU_440 1 334c3617f72SDavid Howells #define KVM_CPU_E500V2 2 335c3617f72SDavid Howells #define KVM_CPU_3S_32 3 336c3617f72SDavid Howells #define KVM_CPU_3S_64 4 337c3617f72SDavid Howells #define KVM_CPU_E500MC 5 338c3617f72SDavid Howells 339c3617f72SDavid Howells /* for KVM_CAP_SPAPR_TCE */ 340c3617f72SDavid Howells struct kvm_create_spapr_tce { 341c3617f72SDavid Howells __u64 liobn; 342c3617f72SDavid Howells __u32 window_size; 343c3617f72SDavid Howells }; 344c3617f72SDavid Howells 34558ded420SAlexey Kardashevskiy /* for KVM_CAP_SPAPR_TCE_64 */ 34658ded420SAlexey Kardashevskiy struct kvm_create_spapr_tce_64 { 34758ded420SAlexey Kardashevskiy __u64 liobn; 34858ded420SAlexey Kardashevskiy __u32 page_shift; 34958ded420SAlexey Kardashevskiy __u32 flags; 35058ded420SAlexey Kardashevskiy __u64 offset; /* in pages */ 35158ded420SAlexey Kardashevskiy __u64 size; /* in pages */ 35258ded420SAlexey Kardashevskiy }; 35358ded420SAlexey Kardashevskiy 354c3617f72SDavid Howells /* for KVM_ALLOCATE_RMA */ 355c3617f72SDavid Howells struct kvm_allocate_rma { 356c3617f72SDavid Howells __u64 rma_size; 357c3617f72SDavid Howells }; 358c3617f72SDavid Howells 3598e591cb7SMichael Ellerman /* for KVM_CAP_PPC_RTAS */ 3608e591cb7SMichael Ellerman struct kvm_rtas_token_args { 3618e591cb7SMichael Ellerman char name[120]; 3628e591cb7SMichael Ellerman __u64 token; /* Use a token of 0 to undefine a mapping */ 3638e591cb7SMichael Ellerman }; 3648e591cb7SMichael Ellerman 365c3617f72SDavid Howells struct kvm_book3e_206_tlb_entry { 366c3617f72SDavid Howells __u32 mas8; 367c3617f72SDavid Howells __u32 mas1; 368c3617f72SDavid Howells __u64 mas2; 369c3617f72SDavid Howells __u64 mas7_3; 370c3617f72SDavid Howells }; 371c3617f72SDavid Howells 372c3617f72SDavid Howells struct kvm_book3e_206_tlb_params { 373c3617f72SDavid Howells /* 374c3617f72SDavid Howells * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV: 375c3617f72SDavid Howells * 376c3617f72SDavid Howells * - The number of ways of TLB0 must be a power of two between 2 and 377c3617f72SDavid Howells * 16. 378c3617f72SDavid Howells * - TLB1 must be fully associative. 379c3617f72SDavid Howells * - The size of TLB0 must be a multiple of the number of ways, and 380c3617f72SDavid Howells * the number of sets must be a power of two. 381c3617f72SDavid Howells * - The size of TLB1 may not exceed 64 entries. 382c3617f72SDavid Howells * - TLB0 supports 4 KiB pages. 383c3617f72SDavid Howells * - The page sizes supported by TLB1 are as indicated by 384c3617f72SDavid Howells * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1) 385c3617f72SDavid Howells * as returned by KVM_GET_SREGS. 386c3617f72SDavid Howells * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[] 387c3617f72SDavid Howells * and tlb_ways[] must be zero. 388c3617f72SDavid Howells * 389c3617f72SDavid Howells * tlb_ways[n] = tlb_sizes[n] means the array is fully associative. 390c3617f72SDavid Howells * 391c3617f72SDavid Howells * KVM will adjust TLBnCFG based on the sizes configured here, 392c3617f72SDavid Howells * though arrays greater than 2048 entries will have TLBnCFG[NENTRY] 393c3617f72SDavid Howells * set to zero. 394c3617f72SDavid Howells */ 395c3617f72SDavid Howells __u32 tlb_sizes[4]; 396c3617f72SDavid Howells __u32 tlb_ways[4]; 397c3617f72SDavid Howells __u32 reserved[8]; 398c3617f72SDavid Howells }; 399c3617f72SDavid Howells 400a2932923SPaul Mackerras /* For KVM_PPC_GET_HTAB_FD */ 401a2932923SPaul Mackerras struct kvm_get_htab_fd { 402a2932923SPaul Mackerras __u64 flags; 403a2932923SPaul Mackerras __u64 start_index; 404a2932923SPaul Mackerras __u64 reserved[2]; 405a2932923SPaul Mackerras }; 406a2932923SPaul Mackerras 407a2932923SPaul Mackerras /* Values for kvm_get_htab_fd.flags */ 408a2932923SPaul Mackerras #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1) 409a2932923SPaul Mackerras #define KVM_GET_HTAB_WRITE ((__u64)0x2) 410a2932923SPaul Mackerras 411a2932923SPaul Mackerras /* 412a2932923SPaul Mackerras * Data read on the file descriptor is formatted as a series of 413a2932923SPaul Mackerras * records, each consisting of a header followed by a series of 414a2932923SPaul Mackerras * `n_valid' HPTEs (16 bytes each), which are all valid. Following 415a2932923SPaul Mackerras * those valid HPTEs there are `n_invalid' invalid HPTEs, which 416a2932923SPaul Mackerras * are not represented explicitly in the stream. The same format 417a2932923SPaul Mackerras * is used for writing. 418a2932923SPaul Mackerras */ 419a2932923SPaul Mackerras struct kvm_get_htab_header { 420a2932923SPaul Mackerras __u32 index; 421a2932923SPaul Mackerras __u16 n_valid; 422a2932923SPaul Mackerras __u16 n_invalid; 423a2932923SPaul Mackerras }; 424a2932923SPaul Mackerras 425c9270132SPaul Mackerras /* For KVM_PPC_CONFIGURE_V3_MMU */ 426c9270132SPaul Mackerras struct kvm_ppc_mmuv3_cfg { 427c9270132SPaul Mackerras __u64 flags; 428c9270132SPaul Mackerras __u64 process_table; /* second doubleword of partition table entry */ 429c9270132SPaul Mackerras }; 430c9270132SPaul Mackerras 431c9270132SPaul Mackerras /* Flag values for KVM_PPC_CONFIGURE_V3_MMU */ 432c9270132SPaul Mackerras #define KVM_PPC_MMUV3_RADIX 1 /* 1 = radix mode, 0 = HPT */ 433c9270132SPaul Mackerras #define KVM_PPC_MMUV3_GTSE 2 /* global translation shootdown enb. */ 434c9270132SPaul Mackerras 435c9270132SPaul Mackerras /* For KVM_PPC_GET_RMMU_INFO */ 436c9270132SPaul Mackerras struct kvm_ppc_rmmu_info { 437c9270132SPaul Mackerras struct kvm_ppc_radix_geom { 438c9270132SPaul Mackerras __u8 page_shift; 439c9270132SPaul Mackerras __u8 level_bits[4]; 440c9270132SPaul Mackerras __u8 pad[3]; 441c9270132SPaul Mackerras } geometries[8]; 442c9270132SPaul Mackerras __u32 ap_encodings[8]; 443c9270132SPaul Mackerras }; 444c9270132SPaul Mackerras 4458b78645cSPaul Mackerras /* Per-vcpu XICS interrupt controller state */ 4468b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) 4478b78645cSPaul Mackerras 4488b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_SHIFT 56 /* current proc priority */ 4498b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_MASK 0xff 4508b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_SHIFT 32 /* interrupt status field */ 4518b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_MASK 0xffffff 4528b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_SHIFT 24 /* pending IPI priority */ 4538b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_MASK 0xff 4548b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_SHIFT 16 /* pending irq priority */ 4558b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_MASK 0xff 4568b78645cSPaul Mackerras 4575df554adSScott Wood /* Device control API: PPC-specific devices */ 4585df554adSScott Wood #define KVM_DEV_MPIC_GRP_MISC 1 4595df554adSScott Wood #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */ 4605df554adSScott Wood 4615df554adSScott Wood #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */ 4625df554adSScott Wood #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */ 4635df554adSScott Wood 4645df554adSScott Wood /* One-Reg API: PPC-specific registers */ 465c3617f72SDavid Howells #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1) 46619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2) 46719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3) 46819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4) 46919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5) 47019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6) 47119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7) 47219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8) 47319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9) 47419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa) 47519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb) 47619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc) 47719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd) 47819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe) 47919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf) 48019bf7f8aSMarcelo Tosatti 48119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10) 48219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11) 48319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12) 4843b783474SMichael Neuling #define KVM_REG_PPC_MMCR2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13) 4853b783474SMichael Neuling #define KVM_REG_PPC_MMCRS (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14) 4863b783474SMichael Neuling #define KVM_REG_PPC_SIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15) 4873b783474SMichael Neuling #define KVM_REG_PPC_SDAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16) 4883b783474SMichael Neuling #define KVM_REG_PPC_SIER (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17) 48919bf7f8aSMarcelo Tosatti 49019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18) 49119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19) 49219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a) 49319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b) 49419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c) 49519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d) 49619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e) 49719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f) 49819bf7f8aSMarcelo Tosatti 49919bf7f8aSMarcelo Tosatti /* 32 floating-point registers */ 50019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20) 50119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n)) 50219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f) 50319bf7f8aSMarcelo Tosatti 50419bf7f8aSMarcelo Tosatti /* 32 VMX/Altivec vector registers */ 50519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40) 50619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n)) 50719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f) 50819bf7f8aSMarcelo Tosatti 50919bf7f8aSMarcelo Tosatti /* 32 double-width FP registers for VSX */ 51019bf7f8aSMarcelo Tosatti /* High-order halves overlap with FP regs */ 51119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60) 51219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n)) 51319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f) 51419bf7f8aSMarcelo Tosatti 51519bf7f8aSMarcelo Tosatti /* FP and vector status/control registers */ 51619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80) 5173840edc8SMihai Caraman /* 5183840edc8SMihai Caraman * VSCR register is documented as a 32-bit register in the ISA, but it can 5193840edc8SMihai Caraman * only be accesses via a vector register. Expose VSCR as a 32-bit register 5203840edc8SMihai Caraman * even though the kernel represents it as a 128-bit vector. 5213840edc8SMihai Caraman */ 52219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81) 52319bf7f8aSMarcelo Tosatti 52419bf7f8aSMarcelo Tosatti /* Virtual processor areas */ 52519bf7f8aSMarcelo Tosatti /* For SLB & DTL, address in high (first) half, length in low half */ 52619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82) 52719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83) 52819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84) 529c3617f72SDavid Howells 530352df1deSMihai Caraman #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85) 531324b3e63SAlexander Graf #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86) 532352df1deSMihai Caraman 53378accda4SBharat Bhushan /* Timer Status Register OR/CLEAR interface */ 53478accda4SBharat Bhushan #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87) 53578accda4SBharat Bhushan #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88) 53678accda4SBharat Bhushan #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89) 53778accda4SBharat Bhushan #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a) 5388c32a2eaSBharat Bhushan 5398c32a2eaSBharat Bhushan /* Debugging: Special instruction for software breakpoint */ 5408c32a2eaSBharat Bhushan #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b) 5418c32a2eaSBharat Bhushan 542a85d2aa2SMihai Caraman /* MMU registers */ 543a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c) 544a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d) 545a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e) 546a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f) 547a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90) 548a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91) 549a85d2aa2SMihai Caraman #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92) 550a85d2aa2SMihai Caraman /* 551a85d2aa2SMihai Caraman * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using 552a85d2aa2SMihai Caraman * KVM_CAP_SW_TLB ioctl 553a85d2aa2SMihai Caraman */ 554a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93) 555a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94) 556a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95) 557a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96) 558307d9008SMihai Caraman #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97) 559307d9008SMihai Caraman #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98) 560307d9008SMihai Caraman #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99) 561307d9008SMihai Caraman #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a) 5629a6061d7SMihai Caraman #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b) 563a85d2aa2SMihai Caraman 56493b0f4dcSPaul Mackerras /* Timebase offset */ 56593b0f4dcSPaul Mackerras #define KVM_REG_PPC_TB_OFFSET (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c) 56693b0f4dcSPaul Mackerras 5673b783474SMichael Neuling /* POWER8 registers */ 5683b783474SMichael Neuling #define KVM_REG_PPC_SPMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d) 5693b783474SMichael Neuling #define KVM_REG_PPC_SPMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e) 5703b783474SMichael Neuling #define KVM_REG_PPC_IAMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f) 5713b783474SMichael Neuling #define KVM_REG_PPC_TFHAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0) 5723b783474SMichael Neuling #define KVM_REG_PPC_TFIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1) 5733b783474SMichael Neuling #define KVM_REG_PPC_TEXASR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2) 5743b783474SMichael Neuling #define KVM_REG_PPC_FSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3) 5753b783474SMichael Neuling #define KVM_REG_PPC_PSPB (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4) 5763b783474SMichael Neuling #define KVM_REG_PPC_EBBHR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5) 5773b783474SMichael Neuling #define KVM_REG_PPC_EBBRR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6) 5783b783474SMichael Neuling #define KVM_REG_PPC_BESCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7) 5793b783474SMichael Neuling #define KVM_REG_PPC_TAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8) 5803b783474SMichael Neuling #define KVM_REG_PPC_DPDES (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9) 5813b783474SMichael Neuling #define KVM_REG_PPC_DAWR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa) 5823b783474SMichael Neuling #define KVM_REG_PPC_DAWRX (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab) 5833b783474SMichael Neuling #define KVM_REG_PPC_CIABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac) 5843b783474SMichael Neuling #define KVM_REG_PPC_IC (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad) 5853b783474SMichael Neuling #define KVM_REG_PPC_VTB (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae) 5863b783474SMichael Neuling #define KVM_REG_PPC_CSIGR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf) 5873b783474SMichael Neuling #define KVM_REG_PPC_TACR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0) 5883b783474SMichael Neuling #define KVM_REG_PPC_TCSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1) 5893b783474SMichael Neuling #define KVM_REG_PPC_PID (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2) 5903b783474SMichael Neuling #define KVM_REG_PPC_ACOP (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3) 5913b783474SMichael Neuling 592c0867fd5SPaul Mackerras #define KVM_REG_PPC_VRSAVE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4) 593a0144e2aSPaul Mackerras #define KVM_REG_PPC_LPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5) 594a0840240SAlexey Kardashevskiy #define KVM_REG_PPC_LPCR_64 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5) 5954b8473c9SPaul Mackerras #define KVM_REG_PPC_PPR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6) 596c0867fd5SPaul Mackerras 597388cc6e1SPaul Mackerras /* Architecture compatibility level */ 598388cc6e1SPaul Mackerras #define KVM_REG_PPC_ARCH_COMPAT (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7) 599388cc6e1SPaul Mackerras 6008563bf52SPaul Mackerras #define KVM_REG_PPC_DABRX (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8) 601e1d8a96dSPaul Mackerras #define KVM_REG_PPC_WORT (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9) 60228d2f421SBharat Bhushan #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba) 6032c509672SBharat Bhushan #define KVM_REG_PPC_DBSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb) 6048563bf52SPaul Mackerras 605e9cf1e08SPaul Mackerras /* POWER9 registers */ 606e9cf1e08SPaul Mackerras #define KVM_REG_PPC_TIDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc) 607e9cf1e08SPaul Mackerras #define KVM_REG_PPC_PSSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd) 608e9cf1e08SPaul Mackerras 6093b783474SMichael Neuling /* Transactional Memory checkpointed state: 6103b783474SMichael Neuling * This is all GPRs, all VSX regs and a subset of SPRs 6113b783474SMichael Neuling */ 6123b783474SMichael Neuling #define KVM_REG_PPC_TM (KVM_REG_PPC | 0x80000000) 6133b783474SMichael Neuling /* TM GPRs */ 6143b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0) 6153b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR(n) (KVM_REG_PPC_TM_GPR0 + (n)) 6163b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR31 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f) 6173b783474SMichael Neuling /* TM VSX */ 6183b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20) 6193b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR(n) (KVM_REG_PPC_TM_VSR0 + (n)) 6203b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR63 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f) 6213b783474SMichael Neuling /* TM SPRS */ 6223b783474SMichael Neuling #define KVM_REG_PPC_TM_CR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60) 6233b783474SMichael Neuling #define KVM_REG_PPC_TM_LR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61) 6243b783474SMichael Neuling #define KVM_REG_PPC_TM_CTR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62) 6253b783474SMichael Neuling #define KVM_REG_PPC_TM_FPSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63) 6263b783474SMichael Neuling #define KVM_REG_PPC_TM_AMR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64) 6273b783474SMichael Neuling #define KVM_REG_PPC_TM_PPR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65) 6283b783474SMichael Neuling #define KVM_REG_PPC_TM_VRSAVE (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66) 6293b783474SMichael Neuling #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67) 6303b783474SMichael Neuling #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68) 6313b783474SMichael Neuling #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69) 6320d808df0SPaul Mackerras #define KVM_REG_PPC_TM_XER (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a) 6333b783474SMichael Neuling 6345975a2e0SPaul Mackerras /* PPC64 eXternal Interrupt Controller Specification */ 6355975a2e0SPaul Mackerras #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */ 6365975a2e0SPaul Mackerras 6375975a2e0SPaul Mackerras /* Layout of 64-bit source attribute values */ 6385975a2e0SPaul Mackerras #define KVM_XICS_DESTINATION_SHIFT 0 6395975a2e0SPaul Mackerras #define KVM_XICS_DESTINATION_MASK 0xffffffffULL 6405975a2e0SPaul Mackerras #define KVM_XICS_PRIORITY_SHIFT 32 6415975a2e0SPaul Mackerras #define KVM_XICS_PRIORITY_MASK 0xff 6425975a2e0SPaul Mackerras #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40) 6435975a2e0SPaul Mackerras #define KVM_XICS_MASKED (1ULL << 41) 6445975a2e0SPaul Mackerras #define KVM_XICS_PENDING (1ULL << 42) 64517d48610SLi Zhong #define KVM_XICS_PRESENTED (1ULL << 43) 64617d48610SLi Zhong #define KVM_XICS_QUEUED (1ULL << 44) 6475975a2e0SPaul Mackerras 648c3617f72SDavid Howells #endif /* __LINUX_KVM_POWERPC_H */ 649