1c3617f72SDavid Howells /* 2c3617f72SDavid Howells * This program is free software; you can redistribute it and/or modify 3c3617f72SDavid Howells * it under the terms of the GNU General Public License, version 2, as 4c3617f72SDavid Howells * published by the Free Software Foundation. 5c3617f72SDavid Howells * 6c3617f72SDavid Howells * This program is distributed in the hope that it will be useful, 7c3617f72SDavid Howells * but WITHOUT ANY WARRANTY; without even the implied warranty of 8c3617f72SDavid Howells * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9c3617f72SDavid Howells * GNU General Public License for more details. 10c3617f72SDavid Howells * 11c3617f72SDavid Howells * You should have received a copy of the GNU General Public License 12c3617f72SDavid Howells * along with this program; if not, write to the Free Software 13c3617f72SDavid Howells * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14c3617f72SDavid Howells * 15c3617f72SDavid Howells * Copyright IBM Corp. 2007 16c3617f72SDavid Howells * 17c3617f72SDavid Howells * Authors: Hollis Blanchard <hollisb@us.ibm.com> 18c3617f72SDavid Howells */ 19c3617f72SDavid Howells 20c3617f72SDavid Howells #ifndef __LINUX_KVM_POWERPC_H 21c3617f72SDavid Howells #define __LINUX_KVM_POWERPC_H 22c3617f72SDavid Howells 23c3617f72SDavid Howells #include <linux/types.h> 24c3617f72SDavid Howells 25c3617f72SDavid Howells /* Select powerpc specific features in <linux/kvm.h> */ 26c3617f72SDavid Howells #define __KVM_HAVE_SPAPR_TCE 27c3617f72SDavid Howells #define __KVM_HAVE_PPC_SMT 28*de9ba2f3SAlexander Graf #define __KVM_HAVE_IRQCHIP 29c3617f72SDavid Howells 30c3617f72SDavid Howells struct kvm_regs { 31c3617f72SDavid Howells __u64 pc; 32c3617f72SDavid Howells __u64 cr; 33c3617f72SDavid Howells __u64 ctr; 34c3617f72SDavid Howells __u64 lr; 35c3617f72SDavid Howells __u64 xer; 36c3617f72SDavid Howells __u64 msr; 37c3617f72SDavid Howells __u64 srr0; 38c3617f72SDavid Howells __u64 srr1; 39c3617f72SDavid Howells __u64 pid; 40c3617f72SDavid Howells 41c3617f72SDavid Howells __u64 sprg0; 42c3617f72SDavid Howells __u64 sprg1; 43c3617f72SDavid Howells __u64 sprg2; 44c3617f72SDavid Howells __u64 sprg3; 45c3617f72SDavid Howells __u64 sprg4; 46c3617f72SDavid Howells __u64 sprg5; 47c3617f72SDavid Howells __u64 sprg6; 48c3617f72SDavid Howells __u64 sprg7; 49c3617f72SDavid Howells 50c3617f72SDavid Howells __u64 gpr[32]; 51c3617f72SDavid Howells }; 52c3617f72SDavid Howells 53c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_NONE 0 54c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_FSL 1 55c3617f72SDavid Howells 56c3617f72SDavid Howells #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */ 57c3617f72SDavid Howells 58c3617f72SDavid Howells /* 59c3617f72SDavid Howells * Feature bits indicate which sections of the sregs struct are valid, 60c3617f72SDavid Howells * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers 61c3617f72SDavid Howells * corresponding to unset feature bits will not be modified. This allows 62c3617f72SDavid Howells * restoring a checkpoint made without that feature, while keeping the 63c3617f72SDavid Howells * default values of the new registers. 64c3617f72SDavid Howells * 65c3617f72SDavid Howells * KVM_SREGS_E_BASE contains: 66c3617f72SDavid Howells * CSRR0/1 (refers to SRR2/3 on 40x) 67c3617f72SDavid Howells * ESR 68c3617f72SDavid Howells * DEAR 69c3617f72SDavid Howells * MCSR 70c3617f72SDavid Howells * TSR 71c3617f72SDavid Howells * TCR 72c3617f72SDavid Howells * DEC 73c3617f72SDavid Howells * TB 74c3617f72SDavid Howells * VRSAVE (USPRG0) 75c3617f72SDavid Howells */ 76c3617f72SDavid Howells #define KVM_SREGS_E_BASE (1 << 0) 77c3617f72SDavid Howells 78c3617f72SDavid Howells /* 79c3617f72SDavid Howells * KVM_SREGS_E_ARCH206 contains: 80c3617f72SDavid Howells * 81c3617f72SDavid Howells * PIR 82c3617f72SDavid Howells * MCSRR0/1 83c3617f72SDavid Howells * DECAR 84c3617f72SDavid Howells * IVPR 85c3617f72SDavid Howells */ 86c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206 (1 << 1) 87c3617f72SDavid Howells 88c3617f72SDavid Howells /* 89c3617f72SDavid Howells * Contains EPCR, plus the upper half of 64-bit registers 90c3617f72SDavid Howells * that are 32-bit on 32-bit implementations. 91c3617f72SDavid Howells */ 92c3617f72SDavid Howells #define KVM_SREGS_E_64 (1 << 2) 93c3617f72SDavid Howells 94c3617f72SDavid Howells #define KVM_SREGS_E_SPRG8 (1 << 3) 95c3617f72SDavid Howells #define KVM_SREGS_E_MCIVPR (1 << 4) 96c3617f72SDavid Howells 97c3617f72SDavid Howells /* 98c3617f72SDavid Howells * IVORs are used -- contains IVOR0-15, plus additional IVORs 99c3617f72SDavid Howells * in combination with an appropriate feature bit. 100c3617f72SDavid Howells */ 101c3617f72SDavid Howells #define KVM_SREGS_E_IVOR (1 << 5) 102c3617f72SDavid Howells 103c3617f72SDavid Howells /* 104c3617f72SDavid Howells * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG. 105c3617f72SDavid Howells * Also TLBnPS if MMUCFG[MAVN] = 1. 106c3617f72SDavid Howells */ 107c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206_MMU (1 << 6) 108c3617f72SDavid Howells 109c3617f72SDavid Howells /* DBSR, DBCR, IAC, DAC, DVC */ 110c3617f72SDavid Howells #define KVM_SREGS_E_DEBUG (1 << 7) 111c3617f72SDavid Howells 112c3617f72SDavid Howells /* Enhanced debug -- DSRR0/1, SPRG9 */ 113c3617f72SDavid Howells #define KVM_SREGS_E_ED (1 << 8) 114c3617f72SDavid Howells 115c3617f72SDavid Howells /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */ 116c3617f72SDavid Howells #define KVM_SREGS_E_SPE (1 << 9) 117c3617f72SDavid Howells 118324b3e63SAlexander Graf /* 119324b3e63SAlexander Graf * DEPRECATED! USE ONE_REG FOR THIS ONE! 120324b3e63SAlexander Graf * External Proxy (EXP) -- EPR 121324b3e63SAlexander Graf */ 122c3617f72SDavid Howells #define KVM_SREGS_EXP (1 << 10) 123c3617f72SDavid Howells 124c3617f72SDavid Howells /* External PID (E.PD) -- EPSC/EPLC */ 125c3617f72SDavid Howells #define KVM_SREGS_E_PD (1 << 11) 126c3617f72SDavid Howells 127c3617f72SDavid Howells /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */ 128c3617f72SDavid Howells #define KVM_SREGS_E_PC (1 << 12) 129c3617f72SDavid Howells 130c3617f72SDavid Howells /* Page table (E.PT) -- EPTCFG */ 131c3617f72SDavid Howells #define KVM_SREGS_E_PT (1 << 13) 132c3617f72SDavid Howells 133c3617f72SDavid Howells /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */ 134c3617f72SDavid Howells #define KVM_SREGS_E_PM (1 << 14) 135c3617f72SDavid Howells 136c3617f72SDavid Howells /* 137c3617f72SDavid Howells * Special updates: 138c3617f72SDavid Howells * 139c3617f72SDavid Howells * Some registers may change even while a vcpu is not running. 140c3617f72SDavid Howells * To avoid losing these changes, by default these registers are 141c3617f72SDavid Howells * not updated by KVM_SET_SREGS. To force an update, set the bit 142c3617f72SDavid Howells * in u.e.update_special corresponding to the register to be updated. 143c3617f72SDavid Howells * 144c3617f72SDavid Howells * The update_special field is zero on return from KVM_GET_SREGS. 145c3617f72SDavid Howells * 146c3617f72SDavid Howells * When restoring a checkpoint, the caller can set update_special 147c3617f72SDavid Howells * to 0xffffffff to ensure that everything is restored, even new features 148c3617f72SDavid Howells * that the caller doesn't know about. 149c3617f72SDavid Howells */ 150c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_MCSR (1 << 0) 151c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_TSR (1 << 1) 152c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DEC (1 << 2) 153c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DBSR (1 << 3) 154c3617f72SDavid Howells 155c3617f72SDavid Howells /* 156c3617f72SDavid Howells * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a 157c3617f72SDavid Howells * previous KVM_GET_REGS. 158c3617f72SDavid Howells * 159c3617f72SDavid Howells * Unless otherwise indicated, setting any register with KVM_SET_SREGS 160c3617f72SDavid Howells * directly sets its value. It does not trigger any special semantics such 161c3617f72SDavid Howells * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct 162c3617f72SDavid Howells * just received from KVM_GET_SREGS is always a no-op. 163c3617f72SDavid Howells */ 164c3617f72SDavid Howells struct kvm_sregs { 165c3617f72SDavid Howells __u32 pvr; 166c3617f72SDavid Howells union { 167c3617f72SDavid Howells struct { 168c3617f72SDavid Howells __u64 sdr1; 169c3617f72SDavid Howells struct { 170c3617f72SDavid Howells struct { 171c3617f72SDavid Howells __u64 slbe; 172c3617f72SDavid Howells __u64 slbv; 173c3617f72SDavid Howells } slb[64]; 174c3617f72SDavid Howells } ppc64; 175c3617f72SDavid Howells struct { 176c3617f72SDavid Howells __u32 sr[16]; 177c3617f72SDavid Howells __u64 ibat[8]; 178c3617f72SDavid Howells __u64 dbat[8]; 179c3617f72SDavid Howells } ppc32; 180c3617f72SDavid Howells } s; 181c3617f72SDavid Howells struct { 182c3617f72SDavid Howells union { 183c3617f72SDavid Howells struct { /* KVM_SREGS_E_IMPL_FSL */ 184c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_FSL_ */ 185c3617f72SDavid Howells __u32 svr; 186c3617f72SDavid Howells __u64 mcar; 187c3617f72SDavid Howells __u32 hid0; 188c3617f72SDavid Howells 189c3617f72SDavid Howells /* KVM_SREGS_E_FSL_PIDn */ 190c3617f72SDavid Howells __u32 pid1, pid2; 191c3617f72SDavid Howells } fsl; 192c3617f72SDavid Howells __u8 pad[256]; 193c3617f72SDavid Howells } impl; 194c3617f72SDavid Howells 195c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_ */ 196c3617f72SDavid Howells __u32 impl_id; /* KVM_SREGS_E_IMPL_ */ 197c3617f72SDavid Howells __u32 update_special; /* KVM_SREGS_E_UPDATE_ */ 198c3617f72SDavid Howells __u32 pir; /* read-only */ 199c3617f72SDavid Howells __u64 sprg8; 200c3617f72SDavid Howells __u64 sprg9; /* E.ED */ 201c3617f72SDavid Howells __u64 csrr0; 202c3617f72SDavid Howells __u64 dsrr0; /* E.ED */ 203c3617f72SDavid Howells __u64 mcsrr0; 204c3617f72SDavid Howells __u32 csrr1; 205c3617f72SDavid Howells __u32 dsrr1; /* E.ED */ 206c3617f72SDavid Howells __u32 mcsrr1; 207c3617f72SDavid Howells __u32 esr; 208c3617f72SDavid Howells __u64 dear; 209c3617f72SDavid Howells __u64 ivpr; 210c3617f72SDavid Howells __u64 mcivpr; 211c3617f72SDavid Howells __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */ 212c3617f72SDavid Howells 213c3617f72SDavid Howells __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */ 214c3617f72SDavid Howells __u32 tcr; 215c3617f72SDavid Howells __u32 decar; 216c3617f72SDavid Howells __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */ 217c3617f72SDavid Howells 218c3617f72SDavid Howells /* 219c3617f72SDavid Howells * Userspace can read TB directly, but the 220c3617f72SDavid Howells * value reported here is consistent with "dec". 221c3617f72SDavid Howells * 222c3617f72SDavid Howells * Read-only. 223c3617f72SDavid Howells */ 224c3617f72SDavid Howells __u64 tb; 225c3617f72SDavid Howells 226c3617f72SDavid Howells __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */ 227c3617f72SDavid Howells __u32 dbcr[3]; 22819bf7f8aSMarcelo Tosatti /* 22919bf7f8aSMarcelo Tosatti * iac/dac registers are 64bit wide, while this API 23019bf7f8aSMarcelo Tosatti * interface provides only lower 32 bits on 64 bit 23119bf7f8aSMarcelo Tosatti * processors. ONE_REG interface is added for 64bit 23219bf7f8aSMarcelo Tosatti * iac/dac registers. 23319bf7f8aSMarcelo Tosatti */ 234c3617f72SDavid Howells __u32 iac[4]; 235c3617f72SDavid Howells __u32 dac[2]; 236c3617f72SDavid Howells __u32 dvc[2]; 237c3617f72SDavid Howells __u8 num_iac; /* read-only */ 238c3617f72SDavid Howells __u8 num_dac; /* read-only */ 239c3617f72SDavid Howells __u8 num_dvc; /* read-only */ 240c3617f72SDavid Howells __u8 pad; 241c3617f72SDavid Howells 242c3617f72SDavid Howells __u32 epr; /* EXP */ 243c3617f72SDavid Howells __u32 vrsave; /* a.k.a. USPRG0 */ 244c3617f72SDavid Howells __u32 epcr; /* KVM_SREGS_E_64 */ 245c3617f72SDavid Howells 246c3617f72SDavid Howells __u32 mas0; 247c3617f72SDavid Howells __u32 mas1; 248c3617f72SDavid Howells __u64 mas2; 249c3617f72SDavid Howells __u64 mas7_3; 250c3617f72SDavid Howells __u32 mas4; 251c3617f72SDavid Howells __u32 mas6; 252c3617f72SDavid Howells 253c3617f72SDavid Howells __u32 ivor_low[16]; /* IVOR0-15 */ 254c3617f72SDavid Howells __u32 ivor_high[18]; /* IVOR32+, plus room to expand */ 255c3617f72SDavid Howells 256c3617f72SDavid Howells __u32 mmucfg; /* read-only */ 257c3617f72SDavid Howells __u32 eptcfg; /* E.PT, read-only */ 258c3617f72SDavid Howells __u32 tlbcfg[4];/* read-only */ 259c3617f72SDavid Howells __u32 tlbps[4]; /* read-only */ 260c3617f72SDavid Howells 261c3617f72SDavid Howells __u32 eplc, epsc; /* E.PD */ 262c3617f72SDavid Howells } e; 263c3617f72SDavid Howells __u8 pad[1020]; 264c3617f72SDavid Howells } u; 265c3617f72SDavid Howells }; 266c3617f72SDavid Howells 267c3617f72SDavid Howells struct kvm_fpu { 268c3617f72SDavid Howells __u64 fpr[32]; 269c3617f72SDavid Howells }; 270c3617f72SDavid Howells 271c3617f72SDavid Howells struct kvm_debug_exit_arch { 272c3617f72SDavid Howells }; 273c3617f72SDavid Howells 274c3617f72SDavid Howells /* for KVM_SET_GUEST_DEBUG */ 275c3617f72SDavid Howells struct kvm_guest_debug_arch { 276092d62eeSBharat Bhushan struct { 277092d62eeSBharat Bhushan /* H/W breakpoint/watchpoint address */ 278092d62eeSBharat Bhushan __u64 addr; 279092d62eeSBharat Bhushan /* 280092d62eeSBharat Bhushan * Type denotes h/w breakpoint, read watchpoint, write 281092d62eeSBharat Bhushan * watchpoint or watchpoint (both read and write). 282092d62eeSBharat Bhushan */ 283092d62eeSBharat Bhushan #define KVMPPC_DEBUG_NONE 0x0 284092d62eeSBharat Bhushan #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1) 285092d62eeSBharat Bhushan #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2) 286092d62eeSBharat Bhushan #define KVMPPC_DEBUG_WATCH_READ (1UL << 3) 287092d62eeSBharat Bhushan __u32 type; 288092d62eeSBharat Bhushan __u32 reserved; 289092d62eeSBharat Bhushan } bp[16]; 290c3617f72SDavid Howells }; 291c3617f72SDavid Howells 292092d62eeSBharat Bhushan /* Debug related defines */ 293092d62eeSBharat Bhushan /* 294092d62eeSBharat Bhushan * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic 295092d62eeSBharat Bhushan * and upper 16 bits are architecture specific. Architecture specific defines 296092d62eeSBharat Bhushan * that ioctl is for setting hardware breakpoint or software breakpoint. 297092d62eeSBharat Bhushan */ 298092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_SW_BP 0x00010000 299092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_HW_BP 0x00020000 300092d62eeSBharat Bhushan 301c3617f72SDavid Howells /* definition of registers in kvm_run */ 302c3617f72SDavid Howells struct kvm_sync_regs { 303c3617f72SDavid Howells }; 304c3617f72SDavid Howells 305c3617f72SDavid Howells #define KVM_INTERRUPT_SET -1U 306c3617f72SDavid Howells #define KVM_INTERRUPT_UNSET -2U 307c3617f72SDavid Howells #define KVM_INTERRUPT_SET_LEVEL -3U 308c3617f72SDavid Howells 309c3617f72SDavid Howells #define KVM_CPU_440 1 310c3617f72SDavid Howells #define KVM_CPU_E500V2 2 311c3617f72SDavid Howells #define KVM_CPU_3S_32 3 312c3617f72SDavid Howells #define KVM_CPU_3S_64 4 313c3617f72SDavid Howells #define KVM_CPU_E500MC 5 314c3617f72SDavid Howells 315c3617f72SDavid Howells /* for KVM_CAP_SPAPR_TCE */ 316c3617f72SDavid Howells struct kvm_create_spapr_tce { 317c3617f72SDavid Howells __u64 liobn; 318c3617f72SDavid Howells __u32 window_size; 319c3617f72SDavid Howells }; 320c3617f72SDavid Howells 321c3617f72SDavid Howells /* for KVM_ALLOCATE_RMA */ 322c3617f72SDavid Howells struct kvm_allocate_rma { 323c3617f72SDavid Howells __u64 rma_size; 324c3617f72SDavid Howells }; 325c3617f72SDavid Howells 326c3617f72SDavid Howells struct kvm_book3e_206_tlb_entry { 327c3617f72SDavid Howells __u32 mas8; 328c3617f72SDavid Howells __u32 mas1; 329c3617f72SDavid Howells __u64 mas2; 330c3617f72SDavid Howells __u64 mas7_3; 331c3617f72SDavid Howells }; 332c3617f72SDavid Howells 333c3617f72SDavid Howells struct kvm_book3e_206_tlb_params { 334c3617f72SDavid Howells /* 335c3617f72SDavid Howells * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV: 336c3617f72SDavid Howells * 337c3617f72SDavid Howells * - The number of ways of TLB0 must be a power of two between 2 and 338c3617f72SDavid Howells * 16. 339c3617f72SDavid Howells * - TLB1 must be fully associative. 340c3617f72SDavid Howells * - The size of TLB0 must be a multiple of the number of ways, and 341c3617f72SDavid Howells * the number of sets must be a power of two. 342c3617f72SDavid Howells * - The size of TLB1 may not exceed 64 entries. 343c3617f72SDavid Howells * - TLB0 supports 4 KiB pages. 344c3617f72SDavid Howells * - The page sizes supported by TLB1 are as indicated by 345c3617f72SDavid Howells * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1) 346c3617f72SDavid Howells * as returned by KVM_GET_SREGS. 347c3617f72SDavid Howells * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[] 348c3617f72SDavid Howells * and tlb_ways[] must be zero. 349c3617f72SDavid Howells * 350c3617f72SDavid Howells * tlb_ways[n] = tlb_sizes[n] means the array is fully associative. 351c3617f72SDavid Howells * 352c3617f72SDavid Howells * KVM will adjust TLBnCFG based on the sizes configured here, 353c3617f72SDavid Howells * though arrays greater than 2048 entries will have TLBnCFG[NENTRY] 354c3617f72SDavid Howells * set to zero. 355c3617f72SDavid Howells */ 356c3617f72SDavid Howells __u32 tlb_sizes[4]; 357c3617f72SDavid Howells __u32 tlb_ways[4]; 358c3617f72SDavid Howells __u32 reserved[8]; 359c3617f72SDavid Howells }; 360c3617f72SDavid Howells 361a2932923SPaul Mackerras /* For KVM_PPC_GET_HTAB_FD */ 362a2932923SPaul Mackerras struct kvm_get_htab_fd { 363a2932923SPaul Mackerras __u64 flags; 364a2932923SPaul Mackerras __u64 start_index; 365a2932923SPaul Mackerras __u64 reserved[2]; 366a2932923SPaul Mackerras }; 367a2932923SPaul Mackerras 368a2932923SPaul Mackerras /* Values for kvm_get_htab_fd.flags */ 369a2932923SPaul Mackerras #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1) 370a2932923SPaul Mackerras #define KVM_GET_HTAB_WRITE ((__u64)0x2) 371a2932923SPaul Mackerras 372a2932923SPaul Mackerras /* 373a2932923SPaul Mackerras * Data read on the file descriptor is formatted as a series of 374a2932923SPaul Mackerras * records, each consisting of a header followed by a series of 375a2932923SPaul Mackerras * `n_valid' HPTEs (16 bytes each), which are all valid. Following 376a2932923SPaul Mackerras * those valid HPTEs there are `n_invalid' invalid HPTEs, which 377a2932923SPaul Mackerras * are not represented explicitly in the stream. The same format 378a2932923SPaul Mackerras * is used for writing. 379a2932923SPaul Mackerras */ 380a2932923SPaul Mackerras struct kvm_get_htab_header { 381a2932923SPaul Mackerras __u32 index; 382a2932923SPaul Mackerras __u16 n_valid; 383a2932923SPaul Mackerras __u16 n_invalid; 384a2932923SPaul Mackerras }; 385a2932923SPaul Mackerras 3865df554adSScott Wood /* Device control API: PPC-specific devices */ 3875df554adSScott Wood #define KVM_DEV_MPIC_GRP_MISC 1 3885df554adSScott Wood #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */ 3895df554adSScott Wood 3905df554adSScott Wood #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */ 3915df554adSScott Wood #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */ 3925df554adSScott Wood 3935df554adSScott Wood /* One-Reg API: PPC-specific registers */ 394c3617f72SDavid Howells #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1) 39519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2) 39619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3) 39719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4) 39819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5) 39919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6) 40019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7) 40119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8) 40219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9) 40319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa) 40419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb) 40519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc) 40619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd) 40719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe) 40819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf) 40919bf7f8aSMarcelo Tosatti 41019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10) 41119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11) 41219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12) 41319bf7f8aSMarcelo Tosatti 41419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18) 41519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19) 41619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a) 41719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b) 41819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c) 41919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d) 42019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e) 42119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f) 42219bf7f8aSMarcelo Tosatti 42319bf7f8aSMarcelo Tosatti /* 32 floating-point registers */ 42419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20) 42519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n)) 42619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f) 42719bf7f8aSMarcelo Tosatti 42819bf7f8aSMarcelo Tosatti /* 32 VMX/Altivec vector registers */ 42919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40) 43019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n)) 43119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f) 43219bf7f8aSMarcelo Tosatti 43319bf7f8aSMarcelo Tosatti /* 32 double-width FP registers for VSX */ 43419bf7f8aSMarcelo Tosatti /* High-order halves overlap with FP regs */ 43519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60) 43619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n)) 43719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f) 43819bf7f8aSMarcelo Tosatti 43919bf7f8aSMarcelo Tosatti /* FP and vector status/control registers */ 44019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80) 44119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81) 44219bf7f8aSMarcelo Tosatti 44319bf7f8aSMarcelo Tosatti /* Virtual processor areas */ 44419bf7f8aSMarcelo Tosatti /* For SLB & DTL, address in high (first) half, length in low half */ 44519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82) 44619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83) 44719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84) 448c3617f72SDavid Howells 449352df1deSMihai Caraman #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85) 450324b3e63SAlexander Graf #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86) 451352df1deSMihai Caraman 45278accda4SBharat Bhushan /* Timer Status Register OR/CLEAR interface */ 45378accda4SBharat Bhushan #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87) 45478accda4SBharat Bhushan #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88) 45578accda4SBharat Bhushan #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89) 45678accda4SBharat Bhushan #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a) 4578c32a2eaSBharat Bhushan 4588c32a2eaSBharat Bhushan /* Debugging: Special instruction for software breakpoint */ 4598c32a2eaSBharat Bhushan #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b) 4608c32a2eaSBharat Bhushan 461a85d2aa2SMihai Caraman /* MMU registers */ 462a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c) 463a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d) 464a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e) 465a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f) 466a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90) 467a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91) 468a85d2aa2SMihai Caraman #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92) 469a85d2aa2SMihai Caraman /* 470a85d2aa2SMihai Caraman * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using 471a85d2aa2SMihai Caraman * KVM_CAP_SW_TLB ioctl 472a85d2aa2SMihai Caraman */ 473a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93) 474a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94) 475a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95) 476a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96) 477307d9008SMihai Caraman #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97) 478307d9008SMihai Caraman #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98) 479307d9008SMihai Caraman #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99) 480307d9008SMihai Caraman #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a) 4819a6061d7SMihai Caraman #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b) 482a85d2aa2SMihai Caraman 483c3617f72SDavid Howells #endif /* __LINUX_KVM_POWERPC_H */ 484