1c3617f72SDavid Howells /* 2c3617f72SDavid Howells * This program is free software; you can redistribute it and/or modify 3c3617f72SDavid Howells * it under the terms of the GNU General Public License, version 2, as 4c3617f72SDavid Howells * published by the Free Software Foundation. 5c3617f72SDavid Howells * 6c3617f72SDavid Howells * This program is distributed in the hope that it will be useful, 7c3617f72SDavid Howells * but WITHOUT ANY WARRANTY; without even the implied warranty of 8c3617f72SDavid Howells * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9c3617f72SDavid Howells * GNU General Public License for more details. 10c3617f72SDavid Howells * 11c3617f72SDavid Howells * You should have received a copy of the GNU General Public License 12c3617f72SDavid Howells * along with this program; if not, write to the Free Software 13c3617f72SDavid Howells * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14c3617f72SDavid Howells * 15c3617f72SDavid Howells * Copyright IBM Corp. 2007 16c3617f72SDavid Howells * 17c3617f72SDavid Howells * Authors: Hollis Blanchard <hollisb@us.ibm.com> 18c3617f72SDavid Howells */ 19c3617f72SDavid Howells 20c3617f72SDavid Howells #ifndef __LINUX_KVM_POWERPC_H 21c3617f72SDavid Howells #define __LINUX_KVM_POWERPC_H 22c3617f72SDavid Howells 23c3617f72SDavid Howells #include <linux/types.h> 24c3617f72SDavid Howells 25c3617f72SDavid Howells /* Select powerpc specific features in <linux/kvm.h> */ 26c3617f72SDavid Howells #define __KVM_HAVE_SPAPR_TCE 27c3617f72SDavid Howells #define __KVM_HAVE_PPC_SMT 28de9ba2f3SAlexander Graf #define __KVM_HAVE_IRQCHIP 295efdb4beSAlexander Graf #define __KVM_HAVE_IRQ_LINE 30ce11e48bSBharat Bhushan #define __KVM_HAVE_GUEST_DEBUG 31c3617f72SDavid Howells 32c3617f72SDavid Howells struct kvm_regs { 33c3617f72SDavid Howells __u64 pc; 34c3617f72SDavid Howells __u64 cr; 35c3617f72SDavid Howells __u64 ctr; 36c3617f72SDavid Howells __u64 lr; 37c3617f72SDavid Howells __u64 xer; 38c3617f72SDavid Howells __u64 msr; 39c3617f72SDavid Howells __u64 srr0; 40c3617f72SDavid Howells __u64 srr1; 41c3617f72SDavid Howells __u64 pid; 42c3617f72SDavid Howells 43c3617f72SDavid Howells __u64 sprg0; 44c3617f72SDavid Howells __u64 sprg1; 45c3617f72SDavid Howells __u64 sprg2; 46c3617f72SDavid Howells __u64 sprg3; 47c3617f72SDavid Howells __u64 sprg4; 48c3617f72SDavid Howells __u64 sprg5; 49c3617f72SDavid Howells __u64 sprg6; 50c3617f72SDavid Howells __u64 sprg7; 51c3617f72SDavid Howells 52c3617f72SDavid Howells __u64 gpr[32]; 53c3617f72SDavid Howells }; 54c3617f72SDavid Howells 55c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_NONE 0 56c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_FSL 1 57c3617f72SDavid Howells 58c3617f72SDavid Howells #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */ 59c3617f72SDavid Howells 60c3617f72SDavid Howells /* 61c3617f72SDavid Howells * Feature bits indicate which sections of the sregs struct are valid, 62c3617f72SDavid Howells * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers 63c3617f72SDavid Howells * corresponding to unset feature bits will not be modified. This allows 64c3617f72SDavid Howells * restoring a checkpoint made without that feature, while keeping the 65c3617f72SDavid Howells * default values of the new registers. 66c3617f72SDavid Howells * 67c3617f72SDavid Howells * KVM_SREGS_E_BASE contains: 68c3617f72SDavid Howells * CSRR0/1 (refers to SRR2/3 on 40x) 69c3617f72SDavid Howells * ESR 70c3617f72SDavid Howells * DEAR 71c3617f72SDavid Howells * MCSR 72c3617f72SDavid Howells * TSR 73c3617f72SDavid Howells * TCR 74c3617f72SDavid Howells * DEC 75c3617f72SDavid Howells * TB 76c3617f72SDavid Howells * VRSAVE (USPRG0) 77c3617f72SDavid Howells */ 78c3617f72SDavid Howells #define KVM_SREGS_E_BASE (1 << 0) 79c3617f72SDavid Howells 80c3617f72SDavid Howells /* 81c3617f72SDavid Howells * KVM_SREGS_E_ARCH206 contains: 82c3617f72SDavid Howells * 83c3617f72SDavid Howells * PIR 84c3617f72SDavid Howells * MCSRR0/1 85c3617f72SDavid Howells * DECAR 86c3617f72SDavid Howells * IVPR 87c3617f72SDavid Howells */ 88c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206 (1 << 1) 89c3617f72SDavid Howells 90c3617f72SDavid Howells /* 91c3617f72SDavid Howells * Contains EPCR, plus the upper half of 64-bit registers 92c3617f72SDavid Howells * that are 32-bit on 32-bit implementations. 93c3617f72SDavid Howells */ 94c3617f72SDavid Howells #define KVM_SREGS_E_64 (1 << 2) 95c3617f72SDavid Howells 96c3617f72SDavid Howells #define KVM_SREGS_E_SPRG8 (1 << 3) 97c3617f72SDavid Howells #define KVM_SREGS_E_MCIVPR (1 << 4) 98c3617f72SDavid Howells 99c3617f72SDavid Howells /* 100c3617f72SDavid Howells * IVORs are used -- contains IVOR0-15, plus additional IVORs 101c3617f72SDavid Howells * in combination with an appropriate feature bit. 102c3617f72SDavid Howells */ 103c3617f72SDavid Howells #define KVM_SREGS_E_IVOR (1 << 5) 104c3617f72SDavid Howells 105c3617f72SDavid Howells /* 106c3617f72SDavid Howells * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG. 107c3617f72SDavid Howells * Also TLBnPS if MMUCFG[MAVN] = 1. 108c3617f72SDavid Howells */ 109c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206_MMU (1 << 6) 110c3617f72SDavid Howells 111c3617f72SDavid Howells /* DBSR, DBCR, IAC, DAC, DVC */ 112c3617f72SDavid Howells #define KVM_SREGS_E_DEBUG (1 << 7) 113c3617f72SDavid Howells 114c3617f72SDavid Howells /* Enhanced debug -- DSRR0/1, SPRG9 */ 115c3617f72SDavid Howells #define KVM_SREGS_E_ED (1 << 8) 116c3617f72SDavid Howells 117c3617f72SDavid Howells /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */ 118c3617f72SDavid Howells #define KVM_SREGS_E_SPE (1 << 9) 119c3617f72SDavid Howells 120324b3e63SAlexander Graf /* 121324b3e63SAlexander Graf * DEPRECATED! USE ONE_REG FOR THIS ONE! 122324b3e63SAlexander Graf * External Proxy (EXP) -- EPR 123324b3e63SAlexander Graf */ 124c3617f72SDavid Howells #define KVM_SREGS_EXP (1 << 10) 125c3617f72SDavid Howells 126c3617f72SDavid Howells /* External PID (E.PD) -- EPSC/EPLC */ 127c3617f72SDavid Howells #define KVM_SREGS_E_PD (1 << 11) 128c3617f72SDavid Howells 129c3617f72SDavid Howells /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */ 130c3617f72SDavid Howells #define KVM_SREGS_E_PC (1 << 12) 131c3617f72SDavid Howells 132c3617f72SDavid Howells /* Page table (E.PT) -- EPTCFG */ 133c3617f72SDavid Howells #define KVM_SREGS_E_PT (1 << 13) 134c3617f72SDavid Howells 135c3617f72SDavid Howells /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */ 136c3617f72SDavid Howells #define KVM_SREGS_E_PM (1 << 14) 137c3617f72SDavid Howells 138c3617f72SDavid Howells /* 139c3617f72SDavid Howells * Special updates: 140c3617f72SDavid Howells * 141c3617f72SDavid Howells * Some registers may change even while a vcpu is not running. 142c3617f72SDavid Howells * To avoid losing these changes, by default these registers are 143c3617f72SDavid Howells * not updated by KVM_SET_SREGS. To force an update, set the bit 144c3617f72SDavid Howells * in u.e.update_special corresponding to the register to be updated. 145c3617f72SDavid Howells * 146c3617f72SDavid Howells * The update_special field is zero on return from KVM_GET_SREGS. 147c3617f72SDavid Howells * 148c3617f72SDavid Howells * When restoring a checkpoint, the caller can set update_special 149c3617f72SDavid Howells * to 0xffffffff to ensure that everything is restored, even new features 150c3617f72SDavid Howells * that the caller doesn't know about. 151c3617f72SDavid Howells */ 152c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_MCSR (1 << 0) 153c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_TSR (1 << 1) 154c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DEC (1 << 2) 155c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DBSR (1 << 3) 156c3617f72SDavid Howells 157c3617f72SDavid Howells /* 158c3617f72SDavid Howells * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a 159c3617f72SDavid Howells * previous KVM_GET_REGS. 160c3617f72SDavid Howells * 161c3617f72SDavid Howells * Unless otherwise indicated, setting any register with KVM_SET_SREGS 162c3617f72SDavid Howells * directly sets its value. It does not trigger any special semantics such 163c3617f72SDavid Howells * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct 164c3617f72SDavid Howells * just received from KVM_GET_SREGS is always a no-op. 165c3617f72SDavid Howells */ 166c3617f72SDavid Howells struct kvm_sregs { 167c3617f72SDavid Howells __u32 pvr; 168c3617f72SDavid Howells union { 169c3617f72SDavid Howells struct { 170c3617f72SDavid Howells __u64 sdr1; 171c3617f72SDavid Howells struct { 172c3617f72SDavid Howells struct { 173c3617f72SDavid Howells __u64 slbe; 174c3617f72SDavid Howells __u64 slbv; 175c3617f72SDavid Howells } slb[64]; 176c3617f72SDavid Howells } ppc64; 177c3617f72SDavid Howells struct { 178c3617f72SDavid Howells __u32 sr[16]; 179c3617f72SDavid Howells __u64 ibat[8]; 180c3617f72SDavid Howells __u64 dbat[8]; 181c3617f72SDavid Howells } ppc32; 182c3617f72SDavid Howells } s; 183c3617f72SDavid Howells struct { 184c3617f72SDavid Howells union { 185c3617f72SDavid Howells struct { /* KVM_SREGS_E_IMPL_FSL */ 186c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_FSL_ */ 187c3617f72SDavid Howells __u32 svr; 188c3617f72SDavid Howells __u64 mcar; 189c3617f72SDavid Howells __u32 hid0; 190c3617f72SDavid Howells 191c3617f72SDavid Howells /* KVM_SREGS_E_FSL_PIDn */ 192c3617f72SDavid Howells __u32 pid1, pid2; 193c3617f72SDavid Howells } fsl; 194c3617f72SDavid Howells __u8 pad[256]; 195c3617f72SDavid Howells } impl; 196c3617f72SDavid Howells 197c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_ */ 198c3617f72SDavid Howells __u32 impl_id; /* KVM_SREGS_E_IMPL_ */ 199c3617f72SDavid Howells __u32 update_special; /* KVM_SREGS_E_UPDATE_ */ 200c3617f72SDavid Howells __u32 pir; /* read-only */ 201c3617f72SDavid Howells __u64 sprg8; 202c3617f72SDavid Howells __u64 sprg9; /* E.ED */ 203c3617f72SDavid Howells __u64 csrr0; 204c3617f72SDavid Howells __u64 dsrr0; /* E.ED */ 205c3617f72SDavid Howells __u64 mcsrr0; 206c3617f72SDavid Howells __u32 csrr1; 207c3617f72SDavid Howells __u32 dsrr1; /* E.ED */ 208c3617f72SDavid Howells __u32 mcsrr1; 209c3617f72SDavid Howells __u32 esr; 210c3617f72SDavid Howells __u64 dear; 211c3617f72SDavid Howells __u64 ivpr; 212c3617f72SDavid Howells __u64 mcivpr; 213c3617f72SDavid Howells __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */ 214c3617f72SDavid Howells 215c3617f72SDavid Howells __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */ 216c3617f72SDavid Howells __u32 tcr; 217c3617f72SDavid Howells __u32 decar; 218c3617f72SDavid Howells __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */ 219c3617f72SDavid Howells 220c3617f72SDavid Howells /* 221c3617f72SDavid Howells * Userspace can read TB directly, but the 222c3617f72SDavid Howells * value reported here is consistent with "dec". 223c3617f72SDavid Howells * 224c3617f72SDavid Howells * Read-only. 225c3617f72SDavid Howells */ 226c3617f72SDavid Howells __u64 tb; 227c3617f72SDavid Howells 228c3617f72SDavid Howells __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */ 229c3617f72SDavid Howells __u32 dbcr[3]; 23019bf7f8aSMarcelo Tosatti /* 23119bf7f8aSMarcelo Tosatti * iac/dac registers are 64bit wide, while this API 23219bf7f8aSMarcelo Tosatti * interface provides only lower 32 bits on 64 bit 23319bf7f8aSMarcelo Tosatti * processors. ONE_REG interface is added for 64bit 23419bf7f8aSMarcelo Tosatti * iac/dac registers. 23519bf7f8aSMarcelo Tosatti */ 236c3617f72SDavid Howells __u32 iac[4]; 237c3617f72SDavid Howells __u32 dac[2]; 238c3617f72SDavid Howells __u32 dvc[2]; 239c3617f72SDavid Howells __u8 num_iac; /* read-only */ 240c3617f72SDavid Howells __u8 num_dac; /* read-only */ 241c3617f72SDavid Howells __u8 num_dvc; /* read-only */ 242c3617f72SDavid Howells __u8 pad; 243c3617f72SDavid Howells 244c3617f72SDavid Howells __u32 epr; /* EXP */ 245c3617f72SDavid Howells __u32 vrsave; /* a.k.a. USPRG0 */ 246c3617f72SDavid Howells __u32 epcr; /* KVM_SREGS_E_64 */ 247c3617f72SDavid Howells 248c3617f72SDavid Howells __u32 mas0; 249c3617f72SDavid Howells __u32 mas1; 250c3617f72SDavid Howells __u64 mas2; 251c3617f72SDavid Howells __u64 mas7_3; 252c3617f72SDavid Howells __u32 mas4; 253c3617f72SDavid Howells __u32 mas6; 254c3617f72SDavid Howells 255c3617f72SDavid Howells __u32 ivor_low[16]; /* IVOR0-15 */ 256c3617f72SDavid Howells __u32 ivor_high[18]; /* IVOR32+, plus room to expand */ 257c3617f72SDavid Howells 258c3617f72SDavid Howells __u32 mmucfg; /* read-only */ 259c3617f72SDavid Howells __u32 eptcfg; /* E.PT, read-only */ 260c3617f72SDavid Howells __u32 tlbcfg[4];/* read-only */ 261c3617f72SDavid Howells __u32 tlbps[4]; /* read-only */ 262c3617f72SDavid Howells 263c3617f72SDavid Howells __u32 eplc, epsc; /* E.PD */ 264c3617f72SDavid Howells } e; 265c3617f72SDavid Howells __u8 pad[1020]; 266c3617f72SDavid Howells } u; 267c3617f72SDavid Howells }; 268c3617f72SDavid Howells 269c3617f72SDavid Howells struct kvm_fpu { 270c3617f72SDavid Howells __u64 fpr[32]; 271c3617f72SDavid Howells }; 272c3617f72SDavid Howells 273b12c7841SBharat Bhushan /* 274b12c7841SBharat Bhushan * Defines for h/w breakpoint, watchpoint (read, write or both) and 275b12c7841SBharat Bhushan * software breakpoint. 276b12c7841SBharat Bhushan * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status" 277b12c7841SBharat Bhushan * for KVM_DEBUG_EXIT. 278b12c7841SBharat Bhushan */ 279b12c7841SBharat Bhushan #define KVMPPC_DEBUG_NONE 0x0 280b12c7841SBharat Bhushan #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1) 281b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2) 282b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_READ (1UL << 3) 283c3617f72SDavid Howells struct kvm_debug_exit_arch { 284b12c7841SBharat Bhushan __u64 address; 285b12c7841SBharat Bhushan /* 286b12c7841SBharat Bhushan * exiting to userspace because of h/w breakpoint, watchpoint 287b12c7841SBharat Bhushan * (read, write or both) and software breakpoint. 288b12c7841SBharat Bhushan */ 289b12c7841SBharat Bhushan __u32 status; 290b12c7841SBharat Bhushan __u32 reserved; 291c3617f72SDavid Howells }; 292c3617f72SDavid Howells 293c3617f72SDavid Howells /* for KVM_SET_GUEST_DEBUG */ 294c3617f72SDavid Howells struct kvm_guest_debug_arch { 295092d62eeSBharat Bhushan struct { 296092d62eeSBharat Bhushan /* H/W breakpoint/watchpoint address */ 297092d62eeSBharat Bhushan __u64 addr; 298092d62eeSBharat Bhushan /* 299092d62eeSBharat Bhushan * Type denotes h/w breakpoint, read watchpoint, write 300092d62eeSBharat Bhushan * watchpoint or watchpoint (both read and write). 301092d62eeSBharat Bhushan */ 302092d62eeSBharat Bhushan __u32 type; 303092d62eeSBharat Bhushan __u32 reserved; 304092d62eeSBharat Bhushan } bp[16]; 305c3617f72SDavid Howells }; 306c3617f72SDavid Howells 307092d62eeSBharat Bhushan /* Debug related defines */ 308092d62eeSBharat Bhushan /* 309092d62eeSBharat Bhushan * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic 310092d62eeSBharat Bhushan * and upper 16 bits are architecture specific. Architecture specific defines 311092d62eeSBharat Bhushan * that ioctl is for setting hardware breakpoint or software breakpoint. 312092d62eeSBharat Bhushan */ 313092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_SW_BP 0x00010000 314092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_HW_BP 0x00020000 315092d62eeSBharat Bhushan 316c3617f72SDavid Howells /* definition of registers in kvm_run */ 317c3617f72SDavid Howells struct kvm_sync_regs { 318c3617f72SDavid Howells }; 319c3617f72SDavid Howells 320c3617f72SDavid Howells #define KVM_INTERRUPT_SET -1U 321c3617f72SDavid Howells #define KVM_INTERRUPT_UNSET -2U 322c3617f72SDavid Howells #define KVM_INTERRUPT_SET_LEVEL -3U 323c3617f72SDavid Howells 324c3617f72SDavid Howells #define KVM_CPU_440 1 325c3617f72SDavid Howells #define KVM_CPU_E500V2 2 326c3617f72SDavid Howells #define KVM_CPU_3S_32 3 327c3617f72SDavid Howells #define KVM_CPU_3S_64 4 328c3617f72SDavid Howells #define KVM_CPU_E500MC 5 329c3617f72SDavid Howells 330c3617f72SDavid Howells /* for KVM_CAP_SPAPR_TCE */ 331c3617f72SDavid Howells struct kvm_create_spapr_tce { 332c3617f72SDavid Howells __u64 liobn; 333c3617f72SDavid Howells __u32 window_size; 334c3617f72SDavid Howells }; 335c3617f72SDavid Howells 336c3617f72SDavid Howells /* for KVM_ALLOCATE_RMA */ 337c3617f72SDavid Howells struct kvm_allocate_rma { 338c3617f72SDavid Howells __u64 rma_size; 339c3617f72SDavid Howells }; 340c3617f72SDavid Howells 3418e591cb7SMichael Ellerman /* for KVM_CAP_PPC_RTAS */ 3428e591cb7SMichael Ellerman struct kvm_rtas_token_args { 3438e591cb7SMichael Ellerman char name[120]; 3448e591cb7SMichael Ellerman __u64 token; /* Use a token of 0 to undefine a mapping */ 3458e591cb7SMichael Ellerman }; 3468e591cb7SMichael Ellerman 347c3617f72SDavid Howells struct kvm_book3e_206_tlb_entry { 348c3617f72SDavid Howells __u32 mas8; 349c3617f72SDavid Howells __u32 mas1; 350c3617f72SDavid Howells __u64 mas2; 351c3617f72SDavid Howells __u64 mas7_3; 352c3617f72SDavid Howells }; 353c3617f72SDavid Howells 354c3617f72SDavid Howells struct kvm_book3e_206_tlb_params { 355c3617f72SDavid Howells /* 356c3617f72SDavid Howells * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV: 357c3617f72SDavid Howells * 358c3617f72SDavid Howells * - The number of ways of TLB0 must be a power of two between 2 and 359c3617f72SDavid Howells * 16. 360c3617f72SDavid Howells * - TLB1 must be fully associative. 361c3617f72SDavid Howells * - The size of TLB0 must be a multiple of the number of ways, and 362c3617f72SDavid Howells * the number of sets must be a power of two. 363c3617f72SDavid Howells * - The size of TLB1 may not exceed 64 entries. 364c3617f72SDavid Howells * - TLB0 supports 4 KiB pages. 365c3617f72SDavid Howells * - The page sizes supported by TLB1 are as indicated by 366c3617f72SDavid Howells * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1) 367c3617f72SDavid Howells * as returned by KVM_GET_SREGS. 368c3617f72SDavid Howells * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[] 369c3617f72SDavid Howells * and tlb_ways[] must be zero. 370c3617f72SDavid Howells * 371c3617f72SDavid Howells * tlb_ways[n] = tlb_sizes[n] means the array is fully associative. 372c3617f72SDavid Howells * 373c3617f72SDavid Howells * KVM will adjust TLBnCFG based on the sizes configured here, 374c3617f72SDavid Howells * though arrays greater than 2048 entries will have TLBnCFG[NENTRY] 375c3617f72SDavid Howells * set to zero. 376c3617f72SDavid Howells */ 377c3617f72SDavid Howells __u32 tlb_sizes[4]; 378c3617f72SDavid Howells __u32 tlb_ways[4]; 379c3617f72SDavid Howells __u32 reserved[8]; 380c3617f72SDavid Howells }; 381c3617f72SDavid Howells 382a2932923SPaul Mackerras /* For KVM_PPC_GET_HTAB_FD */ 383a2932923SPaul Mackerras struct kvm_get_htab_fd { 384a2932923SPaul Mackerras __u64 flags; 385a2932923SPaul Mackerras __u64 start_index; 386a2932923SPaul Mackerras __u64 reserved[2]; 387a2932923SPaul Mackerras }; 388a2932923SPaul Mackerras 389a2932923SPaul Mackerras /* Values for kvm_get_htab_fd.flags */ 390a2932923SPaul Mackerras #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1) 391a2932923SPaul Mackerras #define KVM_GET_HTAB_WRITE ((__u64)0x2) 392a2932923SPaul Mackerras 393a2932923SPaul Mackerras /* 394a2932923SPaul Mackerras * Data read on the file descriptor is formatted as a series of 395a2932923SPaul Mackerras * records, each consisting of a header followed by a series of 396a2932923SPaul Mackerras * `n_valid' HPTEs (16 bytes each), which are all valid. Following 397a2932923SPaul Mackerras * those valid HPTEs there are `n_invalid' invalid HPTEs, which 398a2932923SPaul Mackerras * are not represented explicitly in the stream. The same format 399a2932923SPaul Mackerras * is used for writing. 400a2932923SPaul Mackerras */ 401a2932923SPaul Mackerras struct kvm_get_htab_header { 402a2932923SPaul Mackerras __u32 index; 403a2932923SPaul Mackerras __u16 n_valid; 404a2932923SPaul Mackerras __u16 n_invalid; 405a2932923SPaul Mackerras }; 406a2932923SPaul Mackerras 4078b78645cSPaul Mackerras /* Per-vcpu XICS interrupt controller state */ 4088b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) 4098b78645cSPaul Mackerras 4108b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_SHIFT 56 /* current proc priority */ 4118b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_MASK 0xff 4128b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_SHIFT 32 /* interrupt status field */ 4138b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_MASK 0xffffff 4148b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_SHIFT 24 /* pending IPI priority */ 4158b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_MASK 0xff 4168b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_SHIFT 16 /* pending irq priority */ 4178b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_MASK 0xff 4188b78645cSPaul Mackerras 4195df554adSScott Wood /* Device control API: PPC-specific devices */ 4205df554adSScott Wood #define KVM_DEV_MPIC_GRP_MISC 1 4215df554adSScott Wood #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */ 4225df554adSScott Wood 4235df554adSScott Wood #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */ 4245df554adSScott Wood #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */ 4255df554adSScott Wood 4265df554adSScott Wood /* One-Reg API: PPC-specific registers */ 427c3617f72SDavid Howells #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1) 42819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2) 42919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3) 43019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4) 43119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5) 43219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6) 43319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7) 43419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8) 43519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9) 43619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa) 43719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb) 43819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc) 43919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd) 44019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe) 44119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf) 44219bf7f8aSMarcelo Tosatti 44319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10) 44419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11) 44519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12) 4463b783474SMichael Neuling #define KVM_REG_PPC_MMCR2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13) 4473b783474SMichael Neuling #define KVM_REG_PPC_MMCRS (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14) 4483b783474SMichael Neuling #define KVM_REG_PPC_SIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15) 4493b783474SMichael Neuling #define KVM_REG_PPC_SDAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16) 4503b783474SMichael Neuling #define KVM_REG_PPC_SIER (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17) 45119bf7f8aSMarcelo Tosatti 45219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18) 45319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19) 45419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a) 45519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b) 45619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c) 45719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d) 45819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e) 45919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f) 46019bf7f8aSMarcelo Tosatti 46119bf7f8aSMarcelo Tosatti /* 32 floating-point registers */ 46219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20) 46319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n)) 46419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f) 46519bf7f8aSMarcelo Tosatti 46619bf7f8aSMarcelo Tosatti /* 32 VMX/Altivec vector registers */ 46719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40) 46819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n)) 46919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f) 47019bf7f8aSMarcelo Tosatti 47119bf7f8aSMarcelo Tosatti /* 32 double-width FP registers for VSX */ 47219bf7f8aSMarcelo Tosatti /* High-order halves overlap with FP regs */ 47319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60) 47419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n)) 47519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f) 47619bf7f8aSMarcelo Tosatti 47719bf7f8aSMarcelo Tosatti /* FP and vector status/control registers */ 47819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80) 47919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81) 48019bf7f8aSMarcelo Tosatti 48119bf7f8aSMarcelo Tosatti /* Virtual processor areas */ 48219bf7f8aSMarcelo Tosatti /* For SLB & DTL, address in high (first) half, length in low half */ 48319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82) 48419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83) 48519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84) 486c3617f72SDavid Howells 487352df1deSMihai Caraman #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85) 488324b3e63SAlexander Graf #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86) 489352df1deSMihai Caraman 49078accda4SBharat Bhushan /* Timer Status Register OR/CLEAR interface */ 49178accda4SBharat Bhushan #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87) 49278accda4SBharat Bhushan #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88) 49378accda4SBharat Bhushan #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89) 49478accda4SBharat Bhushan #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a) 4958c32a2eaSBharat Bhushan 4968c32a2eaSBharat Bhushan /* Debugging: Special instruction for software breakpoint */ 4978c32a2eaSBharat Bhushan #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b) 4988c32a2eaSBharat Bhushan 499a85d2aa2SMihai Caraman /* MMU registers */ 500a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c) 501a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d) 502a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e) 503a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f) 504a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90) 505a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91) 506a85d2aa2SMihai Caraman #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92) 507a85d2aa2SMihai Caraman /* 508a85d2aa2SMihai Caraman * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using 509a85d2aa2SMihai Caraman * KVM_CAP_SW_TLB ioctl 510a85d2aa2SMihai Caraman */ 511a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93) 512a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94) 513a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95) 514a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96) 515307d9008SMihai Caraman #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97) 516307d9008SMihai Caraman #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98) 517307d9008SMihai Caraman #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99) 518307d9008SMihai Caraman #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a) 5199a6061d7SMihai Caraman #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b) 520a85d2aa2SMihai Caraman 52193b0f4dcSPaul Mackerras /* Timebase offset */ 52293b0f4dcSPaul Mackerras #define KVM_REG_PPC_TB_OFFSET (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c) 52393b0f4dcSPaul Mackerras 5243b783474SMichael Neuling /* POWER8 registers */ 5253b783474SMichael Neuling #define KVM_REG_PPC_SPMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d) 5263b783474SMichael Neuling #define KVM_REG_PPC_SPMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e) 5273b783474SMichael Neuling #define KVM_REG_PPC_IAMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f) 5283b783474SMichael Neuling #define KVM_REG_PPC_TFHAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0) 5293b783474SMichael Neuling #define KVM_REG_PPC_TFIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1) 5303b783474SMichael Neuling #define KVM_REG_PPC_TEXASR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2) 5313b783474SMichael Neuling #define KVM_REG_PPC_FSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3) 5323b783474SMichael Neuling #define KVM_REG_PPC_PSPB (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4) 5333b783474SMichael Neuling #define KVM_REG_PPC_EBBHR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5) 5343b783474SMichael Neuling #define KVM_REG_PPC_EBBRR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6) 5353b783474SMichael Neuling #define KVM_REG_PPC_BESCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7) 5363b783474SMichael Neuling #define KVM_REG_PPC_TAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8) 5373b783474SMichael Neuling #define KVM_REG_PPC_DPDES (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9) 5383b783474SMichael Neuling #define KVM_REG_PPC_DAWR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa) 5393b783474SMichael Neuling #define KVM_REG_PPC_DAWRX (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab) 5403b783474SMichael Neuling #define KVM_REG_PPC_CIABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac) 5413b783474SMichael Neuling #define KVM_REG_PPC_IC (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad) 5423b783474SMichael Neuling #define KVM_REG_PPC_VTB (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae) 5433b783474SMichael Neuling #define KVM_REG_PPC_CSIGR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf) 5443b783474SMichael Neuling #define KVM_REG_PPC_TACR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0) 5453b783474SMichael Neuling #define KVM_REG_PPC_TCSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1) 5463b783474SMichael Neuling #define KVM_REG_PPC_PID (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2) 5473b783474SMichael Neuling #define KVM_REG_PPC_ACOP (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3) 5483b783474SMichael Neuling 549c0867fd5SPaul Mackerras #define KVM_REG_PPC_VRSAVE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4) 550a0144e2aSPaul Mackerras #define KVM_REG_PPC_LPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5) 551*a0840240SAlexey Kardashevskiy #define KVM_REG_PPC_LPCR_64 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5) 5524b8473c9SPaul Mackerras #define KVM_REG_PPC_PPR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6) 553c0867fd5SPaul Mackerras 554388cc6e1SPaul Mackerras /* Architecture compatibility level */ 555388cc6e1SPaul Mackerras #define KVM_REG_PPC_ARCH_COMPAT (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7) 556388cc6e1SPaul Mackerras 5578563bf52SPaul Mackerras #define KVM_REG_PPC_DABRX (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8) 558e1d8a96dSPaul Mackerras #define KVM_REG_PPC_WORT (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9) 55928d2f421SBharat Bhushan #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba) 5608563bf52SPaul Mackerras 5613b783474SMichael Neuling /* Transactional Memory checkpointed state: 5623b783474SMichael Neuling * This is all GPRs, all VSX regs and a subset of SPRs 5633b783474SMichael Neuling */ 5643b783474SMichael Neuling #define KVM_REG_PPC_TM (KVM_REG_PPC | 0x80000000) 5653b783474SMichael Neuling /* TM GPRs */ 5663b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0) 5673b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR(n) (KVM_REG_PPC_TM_GPR0 + (n)) 5683b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR31 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f) 5693b783474SMichael Neuling /* TM VSX */ 5703b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20) 5713b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR(n) (KVM_REG_PPC_TM_VSR0 + (n)) 5723b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR63 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f) 5733b783474SMichael Neuling /* TM SPRS */ 5743b783474SMichael Neuling #define KVM_REG_PPC_TM_CR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60) 5753b783474SMichael Neuling #define KVM_REG_PPC_TM_LR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61) 5763b783474SMichael Neuling #define KVM_REG_PPC_TM_CTR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62) 5773b783474SMichael Neuling #define KVM_REG_PPC_TM_FPSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63) 5783b783474SMichael Neuling #define KVM_REG_PPC_TM_AMR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64) 5793b783474SMichael Neuling #define KVM_REG_PPC_TM_PPR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65) 5803b783474SMichael Neuling #define KVM_REG_PPC_TM_VRSAVE (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66) 5813b783474SMichael Neuling #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67) 5823b783474SMichael Neuling #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68) 5833b783474SMichael Neuling #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69) 5843b783474SMichael Neuling 5855975a2e0SPaul Mackerras /* PPC64 eXternal Interrupt Controller Specification */ 5865975a2e0SPaul Mackerras #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */ 5875975a2e0SPaul Mackerras 5885975a2e0SPaul Mackerras /* Layout of 64-bit source attribute values */ 5895975a2e0SPaul Mackerras #define KVM_XICS_DESTINATION_SHIFT 0 5905975a2e0SPaul Mackerras #define KVM_XICS_DESTINATION_MASK 0xffffffffULL 5915975a2e0SPaul Mackerras #define KVM_XICS_PRIORITY_SHIFT 32 5925975a2e0SPaul Mackerras #define KVM_XICS_PRIORITY_MASK 0xff 5935975a2e0SPaul Mackerras #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40) 5945975a2e0SPaul Mackerras #define KVM_XICS_MASKED (1ULL << 41) 5955975a2e0SPaul Mackerras #define KVM_XICS_PENDING (1ULL << 42) 5965975a2e0SPaul Mackerras 597c3617f72SDavid Howells #endif /* __LINUX_KVM_POWERPC_H */ 598