1c3617f72SDavid Howells /* 2c3617f72SDavid Howells * This program is free software; you can redistribute it and/or modify 3c3617f72SDavid Howells * it under the terms of the GNU General Public License, version 2, as 4c3617f72SDavid Howells * published by the Free Software Foundation. 5c3617f72SDavid Howells * 6c3617f72SDavid Howells * This program is distributed in the hope that it will be useful, 7c3617f72SDavid Howells * but WITHOUT ANY WARRANTY; without even the implied warranty of 8c3617f72SDavid Howells * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9c3617f72SDavid Howells * GNU General Public License for more details. 10c3617f72SDavid Howells * 11c3617f72SDavid Howells * You should have received a copy of the GNU General Public License 12c3617f72SDavid Howells * along with this program; if not, write to the Free Software 13c3617f72SDavid Howells * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14c3617f72SDavid Howells * 15c3617f72SDavid Howells * Copyright IBM Corp. 2007 16c3617f72SDavid Howells * 17c3617f72SDavid Howells * Authors: Hollis Blanchard <hollisb@us.ibm.com> 18c3617f72SDavid Howells */ 19c3617f72SDavid Howells 20c3617f72SDavid Howells #ifndef __LINUX_KVM_POWERPC_H 21c3617f72SDavid Howells #define __LINUX_KVM_POWERPC_H 22c3617f72SDavid Howells 23c3617f72SDavid Howells #include <linux/types.h> 24c3617f72SDavid Howells 25c3617f72SDavid Howells /* Select powerpc specific features in <linux/kvm.h> */ 26c3617f72SDavid Howells #define __KVM_HAVE_SPAPR_TCE 27c3617f72SDavid Howells #define __KVM_HAVE_PPC_SMT 28de9ba2f3SAlexander Graf #define __KVM_HAVE_IRQCHIP 295efdb4beSAlexander Graf #define __KVM_HAVE_IRQ_LINE 30c3617f72SDavid Howells 31c3617f72SDavid Howells struct kvm_regs { 32c3617f72SDavid Howells __u64 pc; 33c3617f72SDavid Howells __u64 cr; 34c3617f72SDavid Howells __u64 ctr; 35c3617f72SDavid Howells __u64 lr; 36c3617f72SDavid Howells __u64 xer; 37c3617f72SDavid Howells __u64 msr; 38c3617f72SDavid Howells __u64 srr0; 39c3617f72SDavid Howells __u64 srr1; 40c3617f72SDavid Howells __u64 pid; 41c3617f72SDavid Howells 42c3617f72SDavid Howells __u64 sprg0; 43c3617f72SDavid Howells __u64 sprg1; 44c3617f72SDavid Howells __u64 sprg2; 45c3617f72SDavid Howells __u64 sprg3; 46c3617f72SDavid Howells __u64 sprg4; 47c3617f72SDavid Howells __u64 sprg5; 48c3617f72SDavid Howells __u64 sprg6; 49c3617f72SDavid Howells __u64 sprg7; 50c3617f72SDavid Howells 51c3617f72SDavid Howells __u64 gpr[32]; 52c3617f72SDavid Howells }; 53c3617f72SDavid Howells 54c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_NONE 0 55c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_FSL 1 56c3617f72SDavid Howells 57c3617f72SDavid Howells #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */ 58c3617f72SDavid Howells 59c3617f72SDavid Howells /* 60c3617f72SDavid Howells * Feature bits indicate which sections of the sregs struct are valid, 61c3617f72SDavid Howells * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers 62c3617f72SDavid Howells * corresponding to unset feature bits will not be modified. This allows 63c3617f72SDavid Howells * restoring a checkpoint made without that feature, while keeping the 64c3617f72SDavid Howells * default values of the new registers. 65c3617f72SDavid Howells * 66c3617f72SDavid Howells * KVM_SREGS_E_BASE contains: 67c3617f72SDavid Howells * CSRR0/1 (refers to SRR2/3 on 40x) 68c3617f72SDavid Howells * ESR 69c3617f72SDavid Howells * DEAR 70c3617f72SDavid Howells * MCSR 71c3617f72SDavid Howells * TSR 72c3617f72SDavid Howells * TCR 73c3617f72SDavid Howells * DEC 74c3617f72SDavid Howells * TB 75c3617f72SDavid Howells * VRSAVE (USPRG0) 76c3617f72SDavid Howells */ 77c3617f72SDavid Howells #define KVM_SREGS_E_BASE (1 << 0) 78c3617f72SDavid Howells 79c3617f72SDavid Howells /* 80c3617f72SDavid Howells * KVM_SREGS_E_ARCH206 contains: 81c3617f72SDavid Howells * 82c3617f72SDavid Howells * PIR 83c3617f72SDavid Howells * MCSRR0/1 84c3617f72SDavid Howells * DECAR 85c3617f72SDavid Howells * IVPR 86c3617f72SDavid Howells */ 87c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206 (1 << 1) 88c3617f72SDavid Howells 89c3617f72SDavid Howells /* 90c3617f72SDavid Howells * Contains EPCR, plus the upper half of 64-bit registers 91c3617f72SDavid Howells * that are 32-bit on 32-bit implementations. 92c3617f72SDavid Howells */ 93c3617f72SDavid Howells #define KVM_SREGS_E_64 (1 << 2) 94c3617f72SDavid Howells 95c3617f72SDavid Howells #define KVM_SREGS_E_SPRG8 (1 << 3) 96c3617f72SDavid Howells #define KVM_SREGS_E_MCIVPR (1 << 4) 97c3617f72SDavid Howells 98c3617f72SDavid Howells /* 99c3617f72SDavid Howells * IVORs are used -- contains IVOR0-15, plus additional IVORs 100c3617f72SDavid Howells * in combination with an appropriate feature bit. 101c3617f72SDavid Howells */ 102c3617f72SDavid Howells #define KVM_SREGS_E_IVOR (1 << 5) 103c3617f72SDavid Howells 104c3617f72SDavid Howells /* 105c3617f72SDavid Howells * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG. 106c3617f72SDavid Howells * Also TLBnPS if MMUCFG[MAVN] = 1. 107c3617f72SDavid Howells */ 108c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206_MMU (1 << 6) 109c3617f72SDavid Howells 110c3617f72SDavid Howells /* DBSR, DBCR, IAC, DAC, DVC */ 111c3617f72SDavid Howells #define KVM_SREGS_E_DEBUG (1 << 7) 112c3617f72SDavid Howells 113c3617f72SDavid Howells /* Enhanced debug -- DSRR0/1, SPRG9 */ 114c3617f72SDavid Howells #define KVM_SREGS_E_ED (1 << 8) 115c3617f72SDavid Howells 116c3617f72SDavid Howells /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */ 117c3617f72SDavid Howells #define KVM_SREGS_E_SPE (1 << 9) 118c3617f72SDavid Howells 119324b3e63SAlexander Graf /* 120324b3e63SAlexander Graf * DEPRECATED! USE ONE_REG FOR THIS ONE! 121324b3e63SAlexander Graf * External Proxy (EXP) -- EPR 122324b3e63SAlexander Graf */ 123c3617f72SDavid Howells #define KVM_SREGS_EXP (1 << 10) 124c3617f72SDavid Howells 125c3617f72SDavid Howells /* External PID (E.PD) -- EPSC/EPLC */ 126c3617f72SDavid Howells #define KVM_SREGS_E_PD (1 << 11) 127c3617f72SDavid Howells 128c3617f72SDavid Howells /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */ 129c3617f72SDavid Howells #define KVM_SREGS_E_PC (1 << 12) 130c3617f72SDavid Howells 131c3617f72SDavid Howells /* Page table (E.PT) -- EPTCFG */ 132c3617f72SDavid Howells #define KVM_SREGS_E_PT (1 << 13) 133c3617f72SDavid Howells 134c3617f72SDavid Howells /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */ 135c3617f72SDavid Howells #define KVM_SREGS_E_PM (1 << 14) 136c3617f72SDavid Howells 137c3617f72SDavid Howells /* 138c3617f72SDavid Howells * Special updates: 139c3617f72SDavid Howells * 140c3617f72SDavid Howells * Some registers may change even while a vcpu is not running. 141c3617f72SDavid Howells * To avoid losing these changes, by default these registers are 142c3617f72SDavid Howells * not updated by KVM_SET_SREGS. To force an update, set the bit 143c3617f72SDavid Howells * in u.e.update_special corresponding to the register to be updated. 144c3617f72SDavid Howells * 145c3617f72SDavid Howells * The update_special field is zero on return from KVM_GET_SREGS. 146c3617f72SDavid Howells * 147c3617f72SDavid Howells * When restoring a checkpoint, the caller can set update_special 148c3617f72SDavid Howells * to 0xffffffff to ensure that everything is restored, even new features 149c3617f72SDavid Howells * that the caller doesn't know about. 150c3617f72SDavid Howells */ 151c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_MCSR (1 << 0) 152c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_TSR (1 << 1) 153c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DEC (1 << 2) 154c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DBSR (1 << 3) 155c3617f72SDavid Howells 156c3617f72SDavid Howells /* 157c3617f72SDavid Howells * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a 158c3617f72SDavid Howells * previous KVM_GET_REGS. 159c3617f72SDavid Howells * 160c3617f72SDavid Howells * Unless otherwise indicated, setting any register with KVM_SET_SREGS 161c3617f72SDavid Howells * directly sets its value. It does not trigger any special semantics such 162c3617f72SDavid Howells * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct 163c3617f72SDavid Howells * just received from KVM_GET_SREGS is always a no-op. 164c3617f72SDavid Howells */ 165c3617f72SDavid Howells struct kvm_sregs { 166c3617f72SDavid Howells __u32 pvr; 167c3617f72SDavid Howells union { 168c3617f72SDavid Howells struct { 169c3617f72SDavid Howells __u64 sdr1; 170c3617f72SDavid Howells struct { 171c3617f72SDavid Howells struct { 172c3617f72SDavid Howells __u64 slbe; 173c3617f72SDavid Howells __u64 slbv; 174c3617f72SDavid Howells } slb[64]; 175c3617f72SDavid Howells } ppc64; 176c3617f72SDavid Howells struct { 177c3617f72SDavid Howells __u32 sr[16]; 178c3617f72SDavid Howells __u64 ibat[8]; 179c3617f72SDavid Howells __u64 dbat[8]; 180c3617f72SDavid Howells } ppc32; 181c3617f72SDavid Howells } s; 182c3617f72SDavid Howells struct { 183c3617f72SDavid Howells union { 184c3617f72SDavid Howells struct { /* KVM_SREGS_E_IMPL_FSL */ 185c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_FSL_ */ 186c3617f72SDavid Howells __u32 svr; 187c3617f72SDavid Howells __u64 mcar; 188c3617f72SDavid Howells __u32 hid0; 189c3617f72SDavid Howells 190c3617f72SDavid Howells /* KVM_SREGS_E_FSL_PIDn */ 191c3617f72SDavid Howells __u32 pid1, pid2; 192c3617f72SDavid Howells } fsl; 193c3617f72SDavid Howells __u8 pad[256]; 194c3617f72SDavid Howells } impl; 195c3617f72SDavid Howells 196c3617f72SDavid Howells __u32 features; /* KVM_SREGS_E_ */ 197c3617f72SDavid Howells __u32 impl_id; /* KVM_SREGS_E_IMPL_ */ 198c3617f72SDavid Howells __u32 update_special; /* KVM_SREGS_E_UPDATE_ */ 199c3617f72SDavid Howells __u32 pir; /* read-only */ 200c3617f72SDavid Howells __u64 sprg8; 201c3617f72SDavid Howells __u64 sprg9; /* E.ED */ 202c3617f72SDavid Howells __u64 csrr0; 203c3617f72SDavid Howells __u64 dsrr0; /* E.ED */ 204c3617f72SDavid Howells __u64 mcsrr0; 205c3617f72SDavid Howells __u32 csrr1; 206c3617f72SDavid Howells __u32 dsrr1; /* E.ED */ 207c3617f72SDavid Howells __u32 mcsrr1; 208c3617f72SDavid Howells __u32 esr; 209c3617f72SDavid Howells __u64 dear; 210c3617f72SDavid Howells __u64 ivpr; 211c3617f72SDavid Howells __u64 mcivpr; 212c3617f72SDavid Howells __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */ 213c3617f72SDavid Howells 214c3617f72SDavid Howells __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */ 215c3617f72SDavid Howells __u32 tcr; 216c3617f72SDavid Howells __u32 decar; 217c3617f72SDavid Howells __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */ 218c3617f72SDavid Howells 219c3617f72SDavid Howells /* 220c3617f72SDavid Howells * Userspace can read TB directly, but the 221c3617f72SDavid Howells * value reported here is consistent with "dec". 222c3617f72SDavid Howells * 223c3617f72SDavid Howells * Read-only. 224c3617f72SDavid Howells */ 225c3617f72SDavid Howells __u64 tb; 226c3617f72SDavid Howells 227c3617f72SDavid Howells __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */ 228c3617f72SDavid Howells __u32 dbcr[3]; 22919bf7f8aSMarcelo Tosatti /* 23019bf7f8aSMarcelo Tosatti * iac/dac registers are 64bit wide, while this API 23119bf7f8aSMarcelo Tosatti * interface provides only lower 32 bits on 64 bit 23219bf7f8aSMarcelo Tosatti * processors. ONE_REG interface is added for 64bit 23319bf7f8aSMarcelo Tosatti * iac/dac registers. 23419bf7f8aSMarcelo Tosatti */ 235c3617f72SDavid Howells __u32 iac[4]; 236c3617f72SDavid Howells __u32 dac[2]; 237c3617f72SDavid Howells __u32 dvc[2]; 238c3617f72SDavid Howells __u8 num_iac; /* read-only */ 239c3617f72SDavid Howells __u8 num_dac; /* read-only */ 240c3617f72SDavid Howells __u8 num_dvc; /* read-only */ 241c3617f72SDavid Howells __u8 pad; 242c3617f72SDavid Howells 243c3617f72SDavid Howells __u32 epr; /* EXP */ 244c3617f72SDavid Howells __u32 vrsave; /* a.k.a. USPRG0 */ 245c3617f72SDavid Howells __u32 epcr; /* KVM_SREGS_E_64 */ 246c3617f72SDavid Howells 247c3617f72SDavid Howells __u32 mas0; 248c3617f72SDavid Howells __u32 mas1; 249c3617f72SDavid Howells __u64 mas2; 250c3617f72SDavid Howells __u64 mas7_3; 251c3617f72SDavid Howells __u32 mas4; 252c3617f72SDavid Howells __u32 mas6; 253c3617f72SDavid Howells 254c3617f72SDavid Howells __u32 ivor_low[16]; /* IVOR0-15 */ 255c3617f72SDavid Howells __u32 ivor_high[18]; /* IVOR32+, plus room to expand */ 256c3617f72SDavid Howells 257c3617f72SDavid Howells __u32 mmucfg; /* read-only */ 258c3617f72SDavid Howells __u32 eptcfg; /* E.PT, read-only */ 259c3617f72SDavid Howells __u32 tlbcfg[4];/* read-only */ 260c3617f72SDavid Howells __u32 tlbps[4]; /* read-only */ 261c3617f72SDavid Howells 262c3617f72SDavid Howells __u32 eplc, epsc; /* E.PD */ 263c3617f72SDavid Howells } e; 264c3617f72SDavid Howells __u8 pad[1020]; 265c3617f72SDavid Howells } u; 266c3617f72SDavid Howells }; 267c3617f72SDavid Howells 268c3617f72SDavid Howells struct kvm_fpu { 269c3617f72SDavid Howells __u64 fpr[32]; 270c3617f72SDavid Howells }; 271c3617f72SDavid Howells 272c3617f72SDavid Howells struct kvm_debug_exit_arch { 273c3617f72SDavid Howells }; 274c3617f72SDavid Howells 275c3617f72SDavid Howells /* for KVM_SET_GUEST_DEBUG */ 276c3617f72SDavid Howells struct kvm_guest_debug_arch { 277092d62eeSBharat Bhushan struct { 278092d62eeSBharat Bhushan /* H/W breakpoint/watchpoint address */ 279092d62eeSBharat Bhushan __u64 addr; 280092d62eeSBharat Bhushan /* 281092d62eeSBharat Bhushan * Type denotes h/w breakpoint, read watchpoint, write 282092d62eeSBharat Bhushan * watchpoint or watchpoint (both read and write). 283092d62eeSBharat Bhushan */ 284092d62eeSBharat Bhushan #define KVMPPC_DEBUG_NONE 0x0 285092d62eeSBharat Bhushan #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1) 286092d62eeSBharat Bhushan #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2) 287092d62eeSBharat Bhushan #define KVMPPC_DEBUG_WATCH_READ (1UL << 3) 288092d62eeSBharat Bhushan __u32 type; 289092d62eeSBharat Bhushan __u32 reserved; 290092d62eeSBharat Bhushan } bp[16]; 291c3617f72SDavid Howells }; 292c3617f72SDavid Howells 293092d62eeSBharat Bhushan /* Debug related defines */ 294092d62eeSBharat Bhushan /* 295092d62eeSBharat Bhushan * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic 296092d62eeSBharat Bhushan * and upper 16 bits are architecture specific. Architecture specific defines 297092d62eeSBharat Bhushan * that ioctl is for setting hardware breakpoint or software breakpoint. 298092d62eeSBharat Bhushan */ 299092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_SW_BP 0x00010000 300092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_HW_BP 0x00020000 301092d62eeSBharat Bhushan 302c3617f72SDavid Howells /* definition of registers in kvm_run */ 303c3617f72SDavid Howells struct kvm_sync_regs { 304c3617f72SDavid Howells }; 305c3617f72SDavid Howells 306c3617f72SDavid Howells #define KVM_INTERRUPT_SET -1U 307c3617f72SDavid Howells #define KVM_INTERRUPT_UNSET -2U 308c3617f72SDavid Howells #define KVM_INTERRUPT_SET_LEVEL -3U 309c3617f72SDavid Howells 310c3617f72SDavid Howells #define KVM_CPU_440 1 311c3617f72SDavid Howells #define KVM_CPU_E500V2 2 312c3617f72SDavid Howells #define KVM_CPU_3S_32 3 313c3617f72SDavid Howells #define KVM_CPU_3S_64 4 314c3617f72SDavid Howells #define KVM_CPU_E500MC 5 315c3617f72SDavid Howells 316c3617f72SDavid Howells /* for KVM_CAP_SPAPR_TCE */ 317c3617f72SDavid Howells struct kvm_create_spapr_tce { 318c3617f72SDavid Howells __u64 liobn; 319c3617f72SDavid Howells __u32 window_size; 320c3617f72SDavid Howells }; 321c3617f72SDavid Howells 322c3617f72SDavid Howells /* for KVM_ALLOCATE_RMA */ 323c3617f72SDavid Howells struct kvm_allocate_rma { 324c3617f72SDavid Howells __u64 rma_size; 325c3617f72SDavid Howells }; 326c3617f72SDavid Howells 3278e591cb7SMichael Ellerman /* for KVM_CAP_PPC_RTAS */ 3288e591cb7SMichael Ellerman struct kvm_rtas_token_args { 3298e591cb7SMichael Ellerman char name[120]; 3308e591cb7SMichael Ellerman __u64 token; /* Use a token of 0 to undefine a mapping */ 3318e591cb7SMichael Ellerman }; 3328e591cb7SMichael Ellerman 333c3617f72SDavid Howells struct kvm_book3e_206_tlb_entry { 334c3617f72SDavid Howells __u32 mas8; 335c3617f72SDavid Howells __u32 mas1; 336c3617f72SDavid Howells __u64 mas2; 337c3617f72SDavid Howells __u64 mas7_3; 338c3617f72SDavid Howells }; 339c3617f72SDavid Howells 340c3617f72SDavid Howells struct kvm_book3e_206_tlb_params { 341c3617f72SDavid Howells /* 342c3617f72SDavid Howells * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV: 343c3617f72SDavid Howells * 344c3617f72SDavid Howells * - The number of ways of TLB0 must be a power of two between 2 and 345c3617f72SDavid Howells * 16. 346c3617f72SDavid Howells * - TLB1 must be fully associative. 347c3617f72SDavid Howells * - The size of TLB0 must be a multiple of the number of ways, and 348c3617f72SDavid Howells * the number of sets must be a power of two. 349c3617f72SDavid Howells * - The size of TLB1 may not exceed 64 entries. 350c3617f72SDavid Howells * - TLB0 supports 4 KiB pages. 351c3617f72SDavid Howells * - The page sizes supported by TLB1 are as indicated by 352c3617f72SDavid Howells * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1) 353c3617f72SDavid Howells * as returned by KVM_GET_SREGS. 354c3617f72SDavid Howells * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[] 355c3617f72SDavid Howells * and tlb_ways[] must be zero. 356c3617f72SDavid Howells * 357c3617f72SDavid Howells * tlb_ways[n] = tlb_sizes[n] means the array is fully associative. 358c3617f72SDavid Howells * 359c3617f72SDavid Howells * KVM will adjust TLBnCFG based on the sizes configured here, 360c3617f72SDavid Howells * though arrays greater than 2048 entries will have TLBnCFG[NENTRY] 361c3617f72SDavid Howells * set to zero. 362c3617f72SDavid Howells */ 363c3617f72SDavid Howells __u32 tlb_sizes[4]; 364c3617f72SDavid Howells __u32 tlb_ways[4]; 365c3617f72SDavid Howells __u32 reserved[8]; 366c3617f72SDavid Howells }; 367c3617f72SDavid Howells 368a2932923SPaul Mackerras /* For KVM_PPC_GET_HTAB_FD */ 369a2932923SPaul Mackerras struct kvm_get_htab_fd { 370a2932923SPaul Mackerras __u64 flags; 371a2932923SPaul Mackerras __u64 start_index; 372a2932923SPaul Mackerras __u64 reserved[2]; 373a2932923SPaul Mackerras }; 374a2932923SPaul Mackerras 375a2932923SPaul Mackerras /* Values for kvm_get_htab_fd.flags */ 376a2932923SPaul Mackerras #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1) 377a2932923SPaul Mackerras #define KVM_GET_HTAB_WRITE ((__u64)0x2) 378a2932923SPaul Mackerras 379a2932923SPaul Mackerras /* 380a2932923SPaul Mackerras * Data read on the file descriptor is formatted as a series of 381a2932923SPaul Mackerras * records, each consisting of a header followed by a series of 382a2932923SPaul Mackerras * `n_valid' HPTEs (16 bytes each), which are all valid. Following 383a2932923SPaul Mackerras * those valid HPTEs there are `n_invalid' invalid HPTEs, which 384a2932923SPaul Mackerras * are not represented explicitly in the stream. The same format 385a2932923SPaul Mackerras * is used for writing. 386a2932923SPaul Mackerras */ 387a2932923SPaul Mackerras struct kvm_get_htab_header { 388a2932923SPaul Mackerras __u32 index; 389a2932923SPaul Mackerras __u16 n_valid; 390a2932923SPaul Mackerras __u16 n_invalid; 391a2932923SPaul Mackerras }; 392a2932923SPaul Mackerras 393*8b78645cSPaul Mackerras /* Per-vcpu XICS interrupt controller state */ 394*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) 395*8b78645cSPaul Mackerras 396*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_SHIFT 56 /* current proc priority */ 397*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_CPPR_MASK 0xff 398*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_SHIFT 32 /* interrupt status field */ 399*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_XISR_MASK 0xffffff 400*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_SHIFT 24 /* pending IPI priority */ 401*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_MFRR_MASK 0xff 402*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_SHIFT 16 /* pending irq priority */ 403*8b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_PPRI_MASK 0xff 404*8b78645cSPaul Mackerras 4055df554adSScott Wood /* Device control API: PPC-specific devices */ 4065df554adSScott Wood #define KVM_DEV_MPIC_GRP_MISC 1 4075df554adSScott Wood #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */ 4085df554adSScott Wood 4095df554adSScott Wood #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */ 4105df554adSScott Wood #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */ 4115df554adSScott Wood 4125df554adSScott Wood /* One-Reg API: PPC-specific registers */ 413c3617f72SDavid Howells #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1) 41419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2) 41519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3) 41619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4) 41719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5) 41819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6) 41919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7) 42019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8) 42119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9) 42219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa) 42319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb) 42419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc) 42519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd) 42619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe) 42719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf) 42819bf7f8aSMarcelo Tosatti 42919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10) 43019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11) 43119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12) 43219bf7f8aSMarcelo Tosatti 43319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18) 43419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19) 43519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a) 43619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b) 43719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c) 43819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d) 43919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e) 44019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f) 44119bf7f8aSMarcelo Tosatti 44219bf7f8aSMarcelo Tosatti /* 32 floating-point registers */ 44319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20) 44419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n)) 44519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f) 44619bf7f8aSMarcelo Tosatti 44719bf7f8aSMarcelo Tosatti /* 32 VMX/Altivec vector registers */ 44819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40) 44919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n)) 45019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f) 45119bf7f8aSMarcelo Tosatti 45219bf7f8aSMarcelo Tosatti /* 32 double-width FP registers for VSX */ 45319bf7f8aSMarcelo Tosatti /* High-order halves overlap with FP regs */ 45419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60) 45519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n)) 45619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f) 45719bf7f8aSMarcelo Tosatti 45819bf7f8aSMarcelo Tosatti /* FP and vector status/control registers */ 45919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80) 46019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81) 46119bf7f8aSMarcelo Tosatti 46219bf7f8aSMarcelo Tosatti /* Virtual processor areas */ 46319bf7f8aSMarcelo Tosatti /* For SLB & DTL, address in high (first) half, length in low half */ 46419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82) 46519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83) 46619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84) 467c3617f72SDavid Howells 468352df1deSMihai Caraman #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85) 469324b3e63SAlexander Graf #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86) 470352df1deSMihai Caraman 47178accda4SBharat Bhushan /* Timer Status Register OR/CLEAR interface */ 47278accda4SBharat Bhushan #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87) 47378accda4SBharat Bhushan #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88) 47478accda4SBharat Bhushan #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89) 47578accda4SBharat Bhushan #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a) 4768c32a2eaSBharat Bhushan 4778c32a2eaSBharat Bhushan /* Debugging: Special instruction for software breakpoint */ 4788c32a2eaSBharat Bhushan #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b) 4798c32a2eaSBharat Bhushan 480a85d2aa2SMihai Caraman /* MMU registers */ 481a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c) 482a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d) 483a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e) 484a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f) 485a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90) 486a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91) 487a85d2aa2SMihai Caraman #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92) 488a85d2aa2SMihai Caraman /* 489a85d2aa2SMihai Caraman * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using 490a85d2aa2SMihai Caraman * KVM_CAP_SW_TLB ioctl 491a85d2aa2SMihai Caraman */ 492a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93) 493a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94) 494a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95) 495a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96) 496307d9008SMihai Caraman #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97) 497307d9008SMihai Caraman #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98) 498307d9008SMihai Caraman #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99) 499307d9008SMihai Caraman #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a) 5009a6061d7SMihai Caraman #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b) 501a85d2aa2SMihai Caraman 502c3617f72SDavid Howells #endif /* __LINUX_KVM_POWERPC_H */ 503