xref: /openbmc/linux/arch/powerpc/include/uapi/asm/kvm.h (revision 4b4357e02523ec63ad853f927f5d93a25101a1d2)
1c3617f72SDavid Howells /*
2c3617f72SDavid Howells  * This program is free software; you can redistribute it and/or modify
3c3617f72SDavid Howells  * it under the terms of the GNU General Public License, version 2, as
4c3617f72SDavid Howells  * published by the Free Software Foundation.
5c3617f72SDavid Howells  *
6c3617f72SDavid Howells  * This program is distributed in the hope that it will be useful,
7c3617f72SDavid Howells  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8c3617f72SDavid Howells  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9c3617f72SDavid Howells  * GNU General Public License for more details.
10c3617f72SDavid Howells  *
11c3617f72SDavid Howells  * You should have received a copy of the GNU General Public License
12c3617f72SDavid Howells  * along with this program; if not, write to the Free Software
13c3617f72SDavid Howells  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14c3617f72SDavid Howells  *
15c3617f72SDavid Howells  * Copyright IBM Corp. 2007
16c3617f72SDavid Howells  *
17c3617f72SDavid Howells  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
18c3617f72SDavid Howells  */
19c3617f72SDavid Howells 
20c3617f72SDavid Howells #ifndef __LINUX_KVM_POWERPC_H
21c3617f72SDavid Howells #define __LINUX_KVM_POWERPC_H
22c3617f72SDavid Howells 
23c3617f72SDavid Howells #include <linux/types.h>
24c3617f72SDavid Howells 
25c3617f72SDavid Howells /* Select powerpc specific features in <linux/kvm.h> */
26c3617f72SDavid Howells #define __KVM_HAVE_SPAPR_TCE
27c3617f72SDavid Howells #define __KVM_HAVE_PPC_SMT
28de9ba2f3SAlexander Graf #define __KVM_HAVE_IRQCHIP
295efdb4beSAlexander Graf #define __KVM_HAVE_IRQ_LINE
30ce11e48bSBharat Bhushan #define __KVM_HAVE_GUEST_DEBUG
31c3617f72SDavid Howells 
32*4b4357e0SPaolo Bonzini /* Not always available, but if it is, this is the correct offset.  */
33*4b4357e0SPaolo Bonzini #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
34*4b4357e0SPaolo Bonzini 
35c3617f72SDavid Howells struct kvm_regs {
36c3617f72SDavid Howells 	__u64 pc;
37c3617f72SDavid Howells 	__u64 cr;
38c3617f72SDavid Howells 	__u64 ctr;
39c3617f72SDavid Howells 	__u64 lr;
40c3617f72SDavid Howells 	__u64 xer;
41c3617f72SDavid Howells 	__u64 msr;
42c3617f72SDavid Howells 	__u64 srr0;
43c3617f72SDavid Howells 	__u64 srr1;
44c3617f72SDavid Howells 	__u64 pid;
45c3617f72SDavid Howells 
46c3617f72SDavid Howells 	__u64 sprg0;
47c3617f72SDavid Howells 	__u64 sprg1;
48c3617f72SDavid Howells 	__u64 sprg2;
49c3617f72SDavid Howells 	__u64 sprg3;
50c3617f72SDavid Howells 	__u64 sprg4;
51c3617f72SDavid Howells 	__u64 sprg5;
52c3617f72SDavid Howells 	__u64 sprg6;
53c3617f72SDavid Howells 	__u64 sprg7;
54c3617f72SDavid Howells 
55c3617f72SDavid Howells 	__u64 gpr[32];
56c3617f72SDavid Howells };
57c3617f72SDavid Howells 
58c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_NONE	0
59c3617f72SDavid Howells #define KVM_SREGS_E_IMPL_FSL	1
60c3617f72SDavid Howells 
61c3617f72SDavid Howells #define KVM_SREGS_E_FSL_PIDn	(1 << 0) /* PID1/PID2 */
62c3617f72SDavid Howells 
63c3617f72SDavid Howells /*
64c3617f72SDavid Howells  * Feature bits indicate which sections of the sregs struct are valid,
65c3617f72SDavid Howells  * both in KVM_GET_SREGS and KVM_SET_SREGS.  On KVM_SET_SREGS, registers
66c3617f72SDavid Howells  * corresponding to unset feature bits will not be modified.  This allows
67c3617f72SDavid Howells  * restoring a checkpoint made without that feature, while keeping the
68c3617f72SDavid Howells  * default values of the new registers.
69c3617f72SDavid Howells  *
70c3617f72SDavid Howells  * KVM_SREGS_E_BASE contains:
71c3617f72SDavid Howells  * CSRR0/1 (refers to SRR2/3 on 40x)
72c3617f72SDavid Howells  * ESR
73c3617f72SDavid Howells  * DEAR
74c3617f72SDavid Howells  * MCSR
75c3617f72SDavid Howells  * TSR
76c3617f72SDavid Howells  * TCR
77c3617f72SDavid Howells  * DEC
78c3617f72SDavid Howells  * TB
79c3617f72SDavid Howells  * VRSAVE (USPRG0)
80c3617f72SDavid Howells  */
81c3617f72SDavid Howells #define KVM_SREGS_E_BASE		(1 << 0)
82c3617f72SDavid Howells 
83c3617f72SDavid Howells /*
84c3617f72SDavid Howells  * KVM_SREGS_E_ARCH206 contains:
85c3617f72SDavid Howells  *
86c3617f72SDavid Howells  * PIR
87c3617f72SDavid Howells  * MCSRR0/1
88c3617f72SDavid Howells  * DECAR
89c3617f72SDavid Howells  * IVPR
90c3617f72SDavid Howells  */
91c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206		(1 << 1)
92c3617f72SDavid Howells 
93c3617f72SDavid Howells /*
94c3617f72SDavid Howells  * Contains EPCR, plus the upper half of 64-bit registers
95c3617f72SDavid Howells  * that are 32-bit on 32-bit implementations.
96c3617f72SDavid Howells  */
97c3617f72SDavid Howells #define KVM_SREGS_E_64			(1 << 2)
98c3617f72SDavid Howells 
99c3617f72SDavid Howells #define KVM_SREGS_E_SPRG8		(1 << 3)
100c3617f72SDavid Howells #define KVM_SREGS_E_MCIVPR		(1 << 4)
101c3617f72SDavid Howells 
102c3617f72SDavid Howells /*
103c3617f72SDavid Howells  * IVORs are used -- contains IVOR0-15, plus additional IVORs
104c3617f72SDavid Howells  * in combination with an appropriate feature bit.
105c3617f72SDavid Howells  */
106c3617f72SDavid Howells #define KVM_SREGS_E_IVOR		(1 << 5)
107c3617f72SDavid Howells 
108c3617f72SDavid Howells /*
109c3617f72SDavid Howells  * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG.
110c3617f72SDavid Howells  * Also TLBnPS if MMUCFG[MAVN] = 1.
111c3617f72SDavid Howells  */
112c3617f72SDavid Howells #define KVM_SREGS_E_ARCH206_MMU		(1 << 6)
113c3617f72SDavid Howells 
114c3617f72SDavid Howells /* DBSR, DBCR, IAC, DAC, DVC */
115c3617f72SDavid Howells #define KVM_SREGS_E_DEBUG		(1 << 7)
116c3617f72SDavid Howells 
117c3617f72SDavid Howells /* Enhanced debug -- DSRR0/1, SPRG9 */
118c3617f72SDavid Howells #define KVM_SREGS_E_ED			(1 << 8)
119c3617f72SDavid Howells 
120c3617f72SDavid Howells /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */
121c3617f72SDavid Howells #define KVM_SREGS_E_SPE			(1 << 9)
122c3617f72SDavid Howells 
123324b3e63SAlexander Graf /*
124324b3e63SAlexander Graf  * DEPRECATED! USE ONE_REG FOR THIS ONE!
125324b3e63SAlexander Graf  * External Proxy (EXP) -- EPR
126324b3e63SAlexander Graf  */
127c3617f72SDavid Howells #define KVM_SREGS_EXP			(1 << 10)
128c3617f72SDavid Howells 
129c3617f72SDavid Howells /* External PID (E.PD) -- EPSC/EPLC */
130c3617f72SDavid Howells #define KVM_SREGS_E_PD			(1 << 11)
131c3617f72SDavid Howells 
132c3617f72SDavid Howells /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */
133c3617f72SDavid Howells #define KVM_SREGS_E_PC			(1 << 12)
134c3617f72SDavid Howells 
135c3617f72SDavid Howells /* Page table (E.PT) -- EPTCFG */
136c3617f72SDavid Howells #define KVM_SREGS_E_PT			(1 << 13)
137c3617f72SDavid Howells 
138c3617f72SDavid Howells /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */
139c3617f72SDavid Howells #define KVM_SREGS_E_PM			(1 << 14)
140c3617f72SDavid Howells 
141c3617f72SDavid Howells /*
142c3617f72SDavid Howells  * Special updates:
143c3617f72SDavid Howells  *
144c3617f72SDavid Howells  * Some registers may change even while a vcpu is not running.
145c3617f72SDavid Howells  * To avoid losing these changes, by default these registers are
146c3617f72SDavid Howells  * not updated by KVM_SET_SREGS.  To force an update, set the bit
147c3617f72SDavid Howells  * in u.e.update_special corresponding to the register to be updated.
148c3617f72SDavid Howells  *
149c3617f72SDavid Howells  * The update_special field is zero on return from KVM_GET_SREGS.
150c3617f72SDavid Howells  *
151c3617f72SDavid Howells  * When restoring a checkpoint, the caller can set update_special
152c3617f72SDavid Howells  * to 0xffffffff to ensure that everything is restored, even new features
153c3617f72SDavid Howells  * that the caller doesn't know about.
154c3617f72SDavid Howells  */
155c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_MCSR		(1 << 0)
156c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_TSR		(1 << 1)
157c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DEC		(1 << 2)
158c3617f72SDavid Howells #define KVM_SREGS_E_UPDATE_DBSR		(1 << 3)
159c3617f72SDavid Howells 
160c3617f72SDavid Howells /*
161c3617f72SDavid Howells  * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a
162c3617f72SDavid Howells  * previous KVM_GET_REGS.
163c3617f72SDavid Howells  *
164c3617f72SDavid Howells  * Unless otherwise indicated, setting any register with KVM_SET_SREGS
165c3617f72SDavid Howells  * directly sets its value.  It does not trigger any special semantics such
166c3617f72SDavid Howells  * as write-one-to-clear.  Calling KVM_SET_SREGS on an unmodified struct
167c3617f72SDavid Howells  * just received from KVM_GET_SREGS is always a no-op.
168c3617f72SDavid Howells  */
169c3617f72SDavid Howells struct kvm_sregs {
170c3617f72SDavid Howells 	__u32 pvr;
171c3617f72SDavid Howells 	union {
172c3617f72SDavid Howells 		struct {
173c3617f72SDavid Howells 			__u64 sdr1;
174c3617f72SDavid Howells 			struct {
175c3617f72SDavid Howells 				struct {
176c3617f72SDavid Howells 					__u64 slbe;
177c3617f72SDavid Howells 					__u64 slbv;
178c3617f72SDavid Howells 				} slb[64];
179c3617f72SDavid Howells 			} ppc64;
180c3617f72SDavid Howells 			struct {
181c3617f72SDavid Howells 				__u32 sr[16];
182c3617f72SDavid Howells 				__u64 ibat[8];
183c3617f72SDavid Howells 				__u64 dbat[8];
184c3617f72SDavid Howells 			} ppc32;
185c3617f72SDavid Howells 		} s;
186c3617f72SDavid Howells 		struct {
187c3617f72SDavid Howells 			union {
188c3617f72SDavid Howells 				struct { /* KVM_SREGS_E_IMPL_FSL */
189c3617f72SDavid Howells 					__u32 features; /* KVM_SREGS_E_FSL_ */
190c3617f72SDavid Howells 					__u32 svr;
191c3617f72SDavid Howells 					__u64 mcar;
192c3617f72SDavid Howells 					__u32 hid0;
193c3617f72SDavid Howells 
194c3617f72SDavid Howells 					/* KVM_SREGS_E_FSL_PIDn */
195c3617f72SDavid Howells 					__u32 pid1, pid2;
196c3617f72SDavid Howells 				} fsl;
197c3617f72SDavid Howells 				__u8 pad[256];
198c3617f72SDavid Howells 			} impl;
199c3617f72SDavid Howells 
200c3617f72SDavid Howells 			__u32 features; /* KVM_SREGS_E_ */
201c3617f72SDavid Howells 			__u32 impl_id;	/* KVM_SREGS_E_IMPL_ */
202c3617f72SDavid Howells 			__u32 update_special; /* KVM_SREGS_E_UPDATE_ */
203c3617f72SDavid Howells 			__u32 pir;	/* read-only */
204c3617f72SDavid Howells 			__u64 sprg8;
205c3617f72SDavid Howells 			__u64 sprg9;	/* E.ED */
206c3617f72SDavid Howells 			__u64 csrr0;
207c3617f72SDavid Howells 			__u64 dsrr0;	/* E.ED */
208c3617f72SDavid Howells 			__u64 mcsrr0;
209c3617f72SDavid Howells 			__u32 csrr1;
210c3617f72SDavid Howells 			__u32 dsrr1;	/* E.ED */
211c3617f72SDavid Howells 			__u32 mcsrr1;
212c3617f72SDavid Howells 			__u32 esr;
213c3617f72SDavid Howells 			__u64 dear;
214c3617f72SDavid Howells 			__u64 ivpr;
215c3617f72SDavid Howells 			__u64 mcivpr;
216c3617f72SDavid Howells 			__u64 mcsr;	/* KVM_SREGS_E_UPDATE_MCSR */
217c3617f72SDavid Howells 
218c3617f72SDavid Howells 			__u32 tsr;	/* KVM_SREGS_E_UPDATE_TSR */
219c3617f72SDavid Howells 			__u32 tcr;
220c3617f72SDavid Howells 			__u32 decar;
221c3617f72SDavid Howells 			__u32 dec;	/* KVM_SREGS_E_UPDATE_DEC */
222c3617f72SDavid Howells 
223c3617f72SDavid Howells 			/*
224c3617f72SDavid Howells 			 * Userspace can read TB directly, but the
225c3617f72SDavid Howells 			 * value reported here is consistent with "dec".
226c3617f72SDavid Howells 			 *
227c3617f72SDavid Howells 			 * Read-only.
228c3617f72SDavid Howells 			 */
229c3617f72SDavid Howells 			__u64 tb;
230c3617f72SDavid Howells 
231c3617f72SDavid Howells 			__u32 dbsr;	/* KVM_SREGS_E_UPDATE_DBSR */
232c3617f72SDavid Howells 			__u32 dbcr[3];
23319bf7f8aSMarcelo Tosatti 			/*
23419bf7f8aSMarcelo Tosatti 			 * iac/dac registers are 64bit wide, while this API
23519bf7f8aSMarcelo Tosatti 			 * interface provides only lower 32 bits on 64 bit
23619bf7f8aSMarcelo Tosatti 			 * processors. ONE_REG interface is added for 64bit
23719bf7f8aSMarcelo Tosatti 			 * iac/dac registers.
23819bf7f8aSMarcelo Tosatti 			 */
239c3617f72SDavid Howells 			__u32 iac[4];
240c3617f72SDavid Howells 			__u32 dac[2];
241c3617f72SDavid Howells 			__u32 dvc[2];
242c3617f72SDavid Howells 			__u8 num_iac;	/* read-only */
243c3617f72SDavid Howells 			__u8 num_dac;	/* read-only */
244c3617f72SDavid Howells 			__u8 num_dvc;	/* read-only */
245c3617f72SDavid Howells 			__u8 pad;
246c3617f72SDavid Howells 
247c3617f72SDavid Howells 			__u32 epr;	/* EXP */
248c3617f72SDavid Howells 			__u32 vrsave;	/* a.k.a. USPRG0 */
249c3617f72SDavid Howells 			__u32 epcr;	/* KVM_SREGS_E_64 */
250c3617f72SDavid Howells 
251c3617f72SDavid Howells 			__u32 mas0;
252c3617f72SDavid Howells 			__u32 mas1;
253c3617f72SDavid Howells 			__u64 mas2;
254c3617f72SDavid Howells 			__u64 mas7_3;
255c3617f72SDavid Howells 			__u32 mas4;
256c3617f72SDavid Howells 			__u32 mas6;
257c3617f72SDavid Howells 
258c3617f72SDavid Howells 			__u32 ivor_low[16]; /* IVOR0-15 */
259c3617f72SDavid Howells 			__u32 ivor_high[18]; /* IVOR32+, plus room to expand */
260c3617f72SDavid Howells 
261c3617f72SDavid Howells 			__u32 mmucfg;	/* read-only */
262c3617f72SDavid Howells 			__u32 eptcfg;	/* E.PT, read-only */
263c3617f72SDavid Howells 			__u32 tlbcfg[4];/* read-only */
264c3617f72SDavid Howells 			__u32 tlbps[4]; /* read-only */
265c3617f72SDavid Howells 
266c3617f72SDavid Howells 			__u32 eplc, epsc; /* E.PD */
267c3617f72SDavid Howells 		} e;
268c3617f72SDavid Howells 		__u8 pad[1020];
269c3617f72SDavid Howells 	} u;
270c3617f72SDavid Howells };
271c3617f72SDavid Howells 
272c3617f72SDavid Howells struct kvm_fpu {
273c3617f72SDavid Howells 	__u64 fpr[32];
274c3617f72SDavid Howells };
275c3617f72SDavid Howells 
276b12c7841SBharat Bhushan /*
277b12c7841SBharat Bhushan  * Defines for h/w breakpoint, watchpoint (read, write or both) and
278b12c7841SBharat Bhushan  * software breakpoint.
279b12c7841SBharat Bhushan  * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status"
280b12c7841SBharat Bhushan  * for KVM_DEBUG_EXIT.
281b12c7841SBharat Bhushan  */
282b12c7841SBharat Bhushan #define KVMPPC_DEBUG_NONE		0x0
283b12c7841SBharat Bhushan #define KVMPPC_DEBUG_BREAKPOINT		(1UL << 1)
284b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_WRITE	(1UL << 2)
285b12c7841SBharat Bhushan #define KVMPPC_DEBUG_WATCH_READ		(1UL << 3)
286c3617f72SDavid Howells struct kvm_debug_exit_arch {
287b12c7841SBharat Bhushan 	__u64 address;
288b12c7841SBharat Bhushan 	/*
289b12c7841SBharat Bhushan 	 * exiting to userspace because of h/w breakpoint, watchpoint
290b12c7841SBharat Bhushan 	 * (read, write or both) and software breakpoint.
291b12c7841SBharat Bhushan 	 */
292b12c7841SBharat Bhushan 	__u32 status;
293b12c7841SBharat Bhushan 	__u32 reserved;
294c3617f72SDavid Howells };
295c3617f72SDavid Howells 
296c3617f72SDavid Howells /* for KVM_SET_GUEST_DEBUG */
297c3617f72SDavid Howells struct kvm_guest_debug_arch {
298092d62eeSBharat Bhushan 	struct {
299092d62eeSBharat Bhushan 		/* H/W breakpoint/watchpoint address */
300092d62eeSBharat Bhushan 		__u64 addr;
301092d62eeSBharat Bhushan 		/*
302092d62eeSBharat Bhushan 		 * Type denotes h/w breakpoint, read watchpoint, write
303092d62eeSBharat Bhushan 		 * watchpoint or watchpoint (both read and write).
304092d62eeSBharat Bhushan 		 */
305092d62eeSBharat Bhushan 		__u32 type;
306092d62eeSBharat Bhushan 		__u32 reserved;
307092d62eeSBharat Bhushan 	} bp[16];
308c3617f72SDavid Howells };
309c3617f72SDavid Howells 
310092d62eeSBharat Bhushan /* Debug related defines */
311092d62eeSBharat Bhushan /*
312092d62eeSBharat Bhushan  * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic
313092d62eeSBharat Bhushan  * and upper 16 bits are architecture specific. Architecture specific defines
314092d62eeSBharat Bhushan  * that ioctl is for setting hardware breakpoint or software breakpoint.
315092d62eeSBharat Bhushan  */
316092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_SW_BP		0x00010000
317092d62eeSBharat Bhushan #define KVM_GUESTDBG_USE_HW_BP		0x00020000
318092d62eeSBharat Bhushan 
319c3617f72SDavid Howells /* definition of registers in kvm_run */
320c3617f72SDavid Howells struct kvm_sync_regs {
321c3617f72SDavid Howells };
322c3617f72SDavid Howells 
323c3617f72SDavid Howells #define KVM_INTERRUPT_SET	-1U
324c3617f72SDavid Howells #define KVM_INTERRUPT_UNSET	-2U
325c3617f72SDavid Howells #define KVM_INTERRUPT_SET_LEVEL	-3U
326c3617f72SDavid Howells 
327c3617f72SDavid Howells #define KVM_CPU_440		1
328c3617f72SDavid Howells #define KVM_CPU_E500V2		2
329c3617f72SDavid Howells #define KVM_CPU_3S_32		3
330c3617f72SDavid Howells #define KVM_CPU_3S_64		4
331c3617f72SDavid Howells #define KVM_CPU_E500MC		5
332c3617f72SDavid Howells 
333c3617f72SDavid Howells /* for KVM_CAP_SPAPR_TCE */
334c3617f72SDavid Howells struct kvm_create_spapr_tce {
335c3617f72SDavid Howells 	__u64 liobn;
336c3617f72SDavid Howells 	__u32 window_size;
337c3617f72SDavid Howells };
338c3617f72SDavid Howells 
33958ded420SAlexey Kardashevskiy /* for KVM_CAP_SPAPR_TCE_64 */
34058ded420SAlexey Kardashevskiy struct kvm_create_spapr_tce_64 {
34158ded420SAlexey Kardashevskiy 	__u64 liobn;
34258ded420SAlexey Kardashevskiy 	__u32 page_shift;
34358ded420SAlexey Kardashevskiy 	__u32 flags;
34458ded420SAlexey Kardashevskiy 	__u64 offset;	/* in pages */
34558ded420SAlexey Kardashevskiy 	__u64 size;	/* in pages */
34658ded420SAlexey Kardashevskiy };
34758ded420SAlexey Kardashevskiy 
348c3617f72SDavid Howells /* for KVM_ALLOCATE_RMA */
349c3617f72SDavid Howells struct kvm_allocate_rma {
350c3617f72SDavid Howells 	__u64 rma_size;
351c3617f72SDavid Howells };
352c3617f72SDavid Howells 
3538e591cb7SMichael Ellerman /* for KVM_CAP_PPC_RTAS */
3548e591cb7SMichael Ellerman struct kvm_rtas_token_args {
3558e591cb7SMichael Ellerman 	char name[120];
3568e591cb7SMichael Ellerman 	__u64 token;	/* Use a token of 0 to undefine a mapping */
3578e591cb7SMichael Ellerman };
3588e591cb7SMichael Ellerman 
359c3617f72SDavid Howells struct kvm_book3e_206_tlb_entry {
360c3617f72SDavid Howells 	__u32 mas8;
361c3617f72SDavid Howells 	__u32 mas1;
362c3617f72SDavid Howells 	__u64 mas2;
363c3617f72SDavid Howells 	__u64 mas7_3;
364c3617f72SDavid Howells };
365c3617f72SDavid Howells 
366c3617f72SDavid Howells struct kvm_book3e_206_tlb_params {
367c3617f72SDavid Howells 	/*
368c3617f72SDavid Howells 	 * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV:
369c3617f72SDavid Howells 	 *
370c3617f72SDavid Howells 	 * - The number of ways of TLB0 must be a power of two between 2 and
371c3617f72SDavid Howells 	 *   16.
372c3617f72SDavid Howells 	 * - TLB1 must be fully associative.
373c3617f72SDavid Howells 	 * - The size of TLB0 must be a multiple of the number of ways, and
374c3617f72SDavid Howells 	 *   the number of sets must be a power of two.
375c3617f72SDavid Howells 	 * - The size of TLB1 may not exceed 64 entries.
376c3617f72SDavid Howells 	 * - TLB0 supports 4 KiB pages.
377c3617f72SDavid Howells 	 * - The page sizes supported by TLB1 are as indicated by
378c3617f72SDavid Howells 	 *   TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1)
379c3617f72SDavid Howells 	 *   as returned by KVM_GET_SREGS.
380c3617f72SDavid Howells 	 * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[]
381c3617f72SDavid Howells 	 *   and tlb_ways[] must be zero.
382c3617f72SDavid Howells 	 *
383c3617f72SDavid Howells 	 * tlb_ways[n] = tlb_sizes[n] means the array is fully associative.
384c3617f72SDavid Howells 	 *
385c3617f72SDavid Howells 	 * KVM will adjust TLBnCFG based on the sizes configured here,
386c3617f72SDavid Howells 	 * though arrays greater than 2048 entries will have TLBnCFG[NENTRY]
387c3617f72SDavid Howells 	 * set to zero.
388c3617f72SDavid Howells 	 */
389c3617f72SDavid Howells 	__u32 tlb_sizes[4];
390c3617f72SDavid Howells 	__u32 tlb_ways[4];
391c3617f72SDavid Howells 	__u32 reserved[8];
392c3617f72SDavid Howells };
393c3617f72SDavid Howells 
394a2932923SPaul Mackerras /* For KVM_PPC_GET_HTAB_FD */
395a2932923SPaul Mackerras struct kvm_get_htab_fd {
396a2932923SPaul Mackerras 	__u64	flags;
397a2932923SPaul Mackerras 	__u64	start_index;
398a2932923SPaul Mackerras 	__u64	reserved[2];
399a2932923SPaul Mackerras };
400a2932923SPaul Mackerras 
401a2932923SPaul Mackerras /* Values for kvm_get_htab_fd.flags */
402a2932923SPaul Mackerras #define KVM_GET_HTAB_BOLTED_ONLY	((__u64)0x1)
403a2932923SPaul Mackerras #define KVM_GET_HTAB_WRITE		((__u64)0x2)
404a2932923SPaul Mackerras 
405a2932923SPaul Mackerras /*
406a2932923SPaul Mackerras  * Data read on the file descriptor is formatted as a series of
407a2932923SPaul Mackerras  * records, each consisting of a header followed by a series of
408a2932923SPaul Mackerras  * `n_valid' HPTEs (16 bytes each), which are all valid.  Following
409a2932923SPaul Mackerras  * those valid HPTEs there are `n_invalid' invalid HPTEs, which
410a2932923SPaul Mackerras  * are not represented explicitly in the stream.  The same format
411a2932923SPaul Mackerras  * is used for writing.
412a2932923SPaul Mackerras  */
413a2932923SPaul Mackerras struct kvm_get_htab_header {
414a2932923SPaul Mackerras 	__u32	index;
415a2932923SPaul Mackerras 	__u16	n_valid;
416a2932923SPaul Mackerras 	__u16	n_invalid;
417a2932923SPaul Mackerras };
418a2932923SPaul Mackerras 
419c9270132SPaul Mackerras /* For KVM_PPC_CONFIGURE_V3_MMU */
420c9270132SPaul Mackerras struct kvm_ppc_mmuv3_cfg {
421c9270132SPaul Mackerras 	__u64	flags;
422c9270132SPaul Mackerras 	__u64	process_table;	/* second doubleword of partition table entry */
423c9270132SPaul Mackerras };
424c9270132SPaul Mackerras 
425c9270132SPaul Mackerras /* Flag values for KVM_PPC_CONFIGURE_V3_MMU */
426c9270132SPaul Mackerras #define KVM_PPC_MMUV3_RADIX	1	/* 1 = radix mode, 0 = HPT */
427c9270132SPaul Mackerras #define KVM_PPC_MMUV3_GTSE	2	/* global translation shootdown enb. */
428c9270132SPaul Mackerras 
429c9270132SPaul Mackerras /* For KVM_PPC_GET_RMMU_INFO */
430c9270132SPaul Mackerras struct kvm_ppc_rmmu_info {
431c9270132SPaul Mackerras 	struct kvm_ppc_radix_geom {
432c9270132SPaul Mackerras 		__u8	page_shift;
433c9270132SPaul Mackerras 		__u8	level_bits[4];
434c9270132SPaul Mackerras 		__u8	pad[3];
435c9270132SPaul Mackerras 	}	geometries[8];
436c9270132SPaul Mackerras 	__u32	ap_encodings[8];
437c9270132SPaul Mackerras };
438c9270132SPaul Mackerras 
4398b78645cSPaul Mackerras /* Per-vcpu XICS interrupt controller state */
4408b78645cSPaul Mackerras #define KVM_REG_PPC_ICP_STATE	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c)
4418b78645cSPaul Mackerras 
4428b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_CPPR_SHIFT	56	/* current proc priority */
4438b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_CPPR_MASK	0xff
4448b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_XISR_SHIFT	32	/* interrupt status field */
4458b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_XISR_MASK	0xffffff
4468b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_MFRR_SHIFT	24	/* pending IPI priority */
4478b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_MFRR_MASK	0xff
4488b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_PPRI_SHIFT	16	/* pending irq priority */
4498b78645cSPaul Mackerras #define  KVM_REG_PPC_ICP_PPRI_MASK	0xff
4508b78645cSPaul Mackerras 
4515df554adSScott Wood /* Device control API: PPC-specific devices */
4525df554adSScott Wood #define KVM_DEV_MPIC_GRP_MISC		1
4535df554adSScott Wood #define   KVM_DEV_MPIC_BASE_ADDR	0	/* 64-bit */
4545df554adSScott Wood 
4555df554adSScott Wood #define KVM_DEV_MPIC_GRP_REGISTER	2	/* 32-bit */
4565df554adSScott Wood #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE	3	/* 32-bit */
4575df554adSScott Wood 
4585df554adSScott Wood /* One-Reg API: PPC-specific registers */
459c3617f72SDavid Howells #define KVM_REG_PPC_HIOR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1)
46019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2)
46119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3)
46219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4)
46319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_IAC4	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5)
46419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6)
46519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAC2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7)
46619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DABR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8)
46719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9)
46819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PURR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa)
46919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_SPURR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb)
47019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DAR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc)
47119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_DSISR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd)
47219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_AMR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe)
47319bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_UAMOR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf)
47419bf7f8aSMarcelo Tosatti 
47519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR0	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10)
47619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCR1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11)
47719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_MMCRA	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12)
4783b783474SMichael Neuling #define KVM_REG_PPC_MMCR2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13)
4793b783474SMichael Neuling #define KVM_REG_PPC_MMCRS	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14)
4803b783474SMichael Neuling #define KVM_REG_PPC_SIAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15)
4813b783474SMichael Neuling #define KVM_REG_PPC_SDAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16)
4823b783474SMichael Neuling #define KVM_REG_PPC_SIER	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17)
48319bf7f8aSMarcelo Tosatti 
48419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18)
48519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC2	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19)
48619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC3	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a)
48719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC4	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b)
48819bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC5	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c)
48919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC6	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d)
49019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC7	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e)
49119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_PMC8	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f)
49219bf7f8aSMarcelo Tosatti 
49319bf7f8aSMarcelo Tosatti /* 32 floating-point registers */
49419bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR0	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20)
49519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR(n)	(KVM_REG_PPC_FPR0 + (n))
49619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPR31	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f)
49719bf7f8aSMarcelo Tosatti 
49819bf7f8aSMarcelo Tosatti /* 32 VMX/Altivec vector registers */
49919bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR0		(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40)
50019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR(n)	(KVM_REG_PPC_VR0 + (n))
50119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VR31	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f)
50219bf7f8aSMarcelo Tosatti 
50319bf7f8aSMarcelo Tosatti /* 32 double-width FP registers for VSX */
50419bf7f8aSMarcelo Tosatti /* High-order halves overlap with FP regs */
50519bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR0	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60)
50619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR(n)	(KVM_REG_PPC_VSR0 + (n))
50719bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSR31	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f)
50819bf7f8aSMarcelo Tosatti 
50919bf7f8aSMarcelo Tosatti /* FP and vector status/control registers */
51019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_FPSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80)
5113840edc8SMihai Caraman /*
5123840edc8SMihai Caraman  * VSCR register is documented as a 32-bit register in the ISA, but it can
5133840edc8SMihai Caraman  * only be accesses via a vector register. Expose VSCR as a 32-bit register
5143840edc8SMihai Caraman  * even though the kernel represents it as a 128-bit vector.
5153840edc8SMihai Caraman  */
51619bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VSCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81)
51719bf7f8aSMarcelo Tosatti 
51819bf7f8aSMarcelo Tosatti /* Virtual processor areas */
51919bf7f8aSMarcelo Tosatti /* For SLB & DTL, address in high (first) half, length in low half */
52019bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_ADDR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82)
52119bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_SLB	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83)
52219bf7f8aSMarcelo Tosatti #define KVM_REG_PPC_VPA_DTL	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84)
523c3617f72SDavid Howells 
524352df1deSMihai Caraman #define KVM_REG_PPC_EPCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85)
525324b3e63SAlexander Graf #define KVM_REG_PPC_EPR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86)
526352df1deSMihai Caraman 
52778accda4SBharat Bhushan /* Timer Status Register OR/CLEAR interface */
52878accda4SBharat Bhushan #define KVM_REG_PPC_OR_TSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87)
52978accda4SBharat Bhushan #define KVM_REG_PPC_CLEAR_TSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88)
53078accda4SBharat Bhushan #define KVM_REG_PPC_TCR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89)
53178accda4SBharat Bhushan #define KVM_REG_PPC_TSR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a)
5328c32a2eaSBharat Bhushan 
5338c32a2eaSBharat Bhushan /* Debugging: Special instruction for software breakpoint */
5348c32a2eaSBharat Bhushan #define KVM_REG_PPC_DEBUG_INST	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b)
5358c32a2eaSBharat Bhushan 
536a85d2aa2SMihai Caraman /* MMU registers */
537a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS0	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c)
538a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d)
539a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e)
540a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS7_3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f)
541a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS4	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90)
542a85d2aa2SMihai Caraman #define KVM_REG_PPC_MAS6	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91)
543a85d2aa2SMihai Caraman #define KVM_REG_PPC_MMUCFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92)
544a85d2aa2SMihai Caraman /*
545a85d2aa2SMihai Caraman  * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using
546a85d2aa2SMihai Caraman  * KVM_CAP_SW_TLB ioctl
547a85d2aa2SMihai Caraman  */
548a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB0CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93)
549a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB1CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94)
550a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB2CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95)
551a85d2aa2SMihai Caraman #define KVM_REG_PPC_TLB3CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96)
552307d9008SMihai Caraman #define KVM_REG_PPC_TLB0PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97)
553307d9008SMihai Caraman #define KVM_REG_PPC_TLB1PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98)
554307d9008SMihai Caraman #define KVM_REG_PPC_TLB2PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99)
555307d9008SMihai Caraman #define KVM_REG_PPC_TLB3PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a)
5569a6061d7SMihai Caraman #define KVM_REG_PPC_EPTCFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b)
557a85d2aa2SMihai Caraman 
55893b0f4dcSPaul Mackerras /* Timebase offset */
55993b0f4dcSPaul Mackerras #define KVM_REG_PPC_TB_OFFSET	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c)
56093b0f4dcSPaul Mackerras 
5613b783474SMichael Neuling /* POWER8 registers */
5623b783474SMichael Neuling #define KVM_REG_PPC_SPMC1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d)
5633b783474SMichael Neuling #define KVM_REG_PPC_SPMC2	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e)
5643b783474SMichael Neuling #define KVM_REG_PPC_IAMR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f)
5653b783474SMichael Neuling #define KVM_REG_PPC_TFHAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0)
5663b783474SMichael Neuling #define KVM_REG_PPC_TFIAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1)
5673b783474SMichael Neuling #define KVM_REG_PPC_TEXASR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2)
5683b783474SMichael Neuling #define KVM_REG_PPC_FSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3)
5693b783474SMichael Neuling #define KVM_REG_PPC_PSPB	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4)
5703b783474SMichael Neuling #define KVM_REG_PPC_EBBHR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5)
5713b783474SMichael Neuling #define KVM_REG_PPC_EBBRR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6)
5723b783474SMichael Neuling #define KVM_REG_PPC_BESCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7)
5733b783474SMichael Neuling #define KVM_REG_PPC_TAR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8)
5743b783474SMichael Neuling #define KVM_REG_PPC_DPDES	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9)
5753b783474SMichael Neuling #define KVM_REG_PPC_DAWR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa)
5763b783474SMichael Neuling #define KVM_REG_PPC_DAWRX	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab)
5773b783474SMichael Neuling #define KVM_REG_PPC_CIABR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac)
5783b783474SMichael Neuling #define KVM_REG_PPC_IC		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad)
5793b783474SMichael Neuling #define KVM_REG_PPC_VTB		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae)
5803b783474SMichael Neuling #define KVM_REG_PPC_CSIGR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf)
5813b783474SMichael Neuling #define KVM_REG_PPC_TACR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0)
5823b783474SMichael Neuling #define KVM_REG_PPC_TCSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1)
5833b783474SMichael Neuling #define KVM_REG_PPC_PID		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2)
5843b783474SMichael Neuling #define KVM_REG_PPC_ACOP	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3)
5853b783474SMichael Neuling 
586c0867fd5SPaul Mackerras #define KVM_REG_PPC_VRSAVE	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4)
587a0144e2aSPaul Mackerras #define KVM_REG_PPC_LPCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5)
588a0840240SAlexey Kardashevskiy #define KVM_REG_PPC_LPCR_64	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5)
5894b8473c9SPaul Mackerras #define KVM_REG_PPC_PPR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6)
590c0867fd5SPaul Mackerras 
591388cc6e1SPaul Mackerras /* Architecture compatibility level */
592388cc6e1SPaul Mackerras #define KVM_REG_PPC_ARCH_COMPAT	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7)
593388cc6e1SPaul Mackerras 
5948563bf52SPaul Mackerras #define KVM_REG_PPC_DABRX	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8)
595e1d8a96dSPaul Mackerras #define KVM_REG_PPC_WORT	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9)
59628d2f421SBharat Bhushan #define KVM_REG_PPC_SPRG9	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba)
5972c509672SBharat Bhushan #define KVM_REG_PPC_DBSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb)
5988563bf52SPaul Mackerras 
599e9cf1e08SPaul Mackerras /* POWER9 registers */
600e9cf1e08SPaul Mackerras #define KVM_REG_PPC_TIDR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc)
601e9cf1e08SPaul Mackerras #define KVM_REG_PPC_PSSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd)
602e9cf1e08SPaul Mackerras 
6033b783474SMichael Neuling /* Transactional Memory checkpointed state:
6043b783474SMichael Neuling  * This is all GPRs, all VSX regs and a subset of SPRs
6053b783474SMichael Neuling  */
6063b783474SMichael Neuling #define KVM_REG_PPC_TM		(KVM_REG_PPC | 0x80000000)
6073b783474SMichael Neuling /* TM GPRs */
6083b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR0	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0)
6093b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR(n)	(KVM_REG_PPC_TM_GPR0 + (n))
6103b783474SMichael Neuling #define KVM_REG_PPC_TM_GPR31	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f)
6113b783474SMichael Neuling /* TM VSX */
6123b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR0	(KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20)
6133b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR(n)	(KVM_REG_PPC_TM_VSR0 + (n))
6143b783474SMichael Neuling #define KVM_REG_PPC_TM_VSR63	(KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f)
6153b783474SMichael Neuling /* TM SPRS */
6163b783474SMichael Neuling #define KVM_REG_PPC_TM_CR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60)
6173b783474SMichael Neuling #define KVM_REG_PPC_TM_LR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61)
6183b783474SMichael Neuling #define KVM_REG_PPC_TM_CTR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62)
6193b783474SMichael Neuling #define KVM_REG_PPC_TM_FPSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63)
6203b783474SMichael Neuling #define KVM_REG_PPC_TM_AMR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64)
6213b783474SMichael Neuling #define KVM_REG_PPC_TM_PPR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65)
6223b783474SMichael Neuling #define KVM_REG_PPC_TM_VRSAVE	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66)
6233b783474SMichael Neuling #define KVM_REG_PPC_TM_VSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67)
6243b783474SMichael Neuling #define KVM_REG_PPC_TM_DSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68)
6253b783474SMichael Neuling #define KVM_REG_PPC_TM_TAR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69)
6260d808df0SPaul Mackerras #define KVM_REG_PPC_TM_XER	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a)
6273b783474SMichael Neuling 
6285975a2e0SPaul Mackerras /* PPC64 eXternal Interrupt Controller Specification */
6295975a2e0SPaul Mackerras #define KVM_DEV_XICS_GRP_SOURCES	1	/* 64-bit source attributes */
6305975a2e0SPaul Mackerras 
6315975a2e0SPaul Mackerras /* Layout of 64-bit source attribute values */
6325975a2e0SPaul Mackerras #define  KVM_XICS_DESTINATION_SHIFT	0
6335975a2e0SPaul Mackerras #define  KVM_XICS_DESTINATION_MASK	0xffffffffULL
6345975a2e0SPaul Mackerras #define  KVM_XICS_PRIORITY_SHIFT	32
6355975a2e0SPaul Mackerras #define  KVM_XICS_PRIORITY_MASK		0xff
6365975a2e0SPaul Mackerras #define  KVM_XICS_LEVEL_SENSITIVE	(1ULL << 40)
6375975a2e0SPaul Mackerras #define  KVM_XICS_MASKED		(1ULL << 41)
6385975a2e0SPaul Mackerras #define  KVM_XICS_PENDING		(1ULL << 42)
63917d48610SLi Zhong #define  KVM_XICS_PRESENTED		(1ULL << 43)
64017d48610SLi Zhong #define  KVM_XICS_QUEUED		(1ULL << 44)
6415975a2e0SPaul Mackerras 
642c3617f72SDavid Howells #endif /* __LINUX_KVM_POWERPC_H */
643