1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H 2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H 3b8b572e1SStephen Rothwell #ifdef __KERNEL__ 4b8b572e1SStephen Rothwell /* 5b8b572e1SStephen Rothwell * This program is free software; you can redistribute it and/or 6b8b572e1SStephen Rothwell * modify it under the terms of the GNU General Public License 7b8b572e1SStephen Rothwell * as published by the Free Software Foundation; either version 8b8b572e1SStephen Rothwell * 2 of the License, or (at your option) any later version. 9b8b572e1SStephen Rothwell */ 10b8b572e1SStephen Rothwell #include <linux/pci.h> 11b8b572e1SStephen Rothwell #include <linux/list.h> 12b8b572e1SStephen Rothwell #include <linux/ioport.h> 13f4ffd5e5SRob Herring #include <asm-generic/pci-bridge.h> 14b8b572e1SStephen Rothwell 15b8b572e1SStephen Rothwell struct device_node; 16b8b572e1SStephen Rothwell 17b8b572e1SStephen Rothwell /* 18e02def5bSDaniel Axtens * PCI controller operations 19e02def5bSDaniel Axtens */ 20e02def5bSDaniel Axtens struct pci_controller_ops { 21e02def5bSDaniel Axtens void (*dma_dev_setup)(struct pci_dev *dev); 22b122c954SDaniel Axtens void (*dma_bus_setup)(struct pci_bus *bus); 23ff9df8c8SDaniel Axtens 24ff9df8c8SDaniel Axtens int (*probe_mode)(struct pci_bus *); 25b31e79f8SDaniel Axtens 26b31e79f8SDaniel Axtens /* Called when pci_enable_device() is called. Returns true to 27b31e79f8SDaniel Axtens * allow assignment/enabling of the device. */ 28b31e79f8SDaniel Axtens bool (*enable_device_hook)(struct pci_dev *); 29542070baSDaniel Axtens 30542070baSDaniel Axtens /* Called during PCI resource reassignment */ 31542070baSDaniel Axtens resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type); 32cd16c7baSDaniel Axtens void (*reset_secondary_bus)(struct pci_dev *dev); 33*e059b105SDaniel Axtens 34*e059b105SDaniel Axtens #ifdef CONFIG_PCI_MSI 35*e059b105SDaniel Axtens int (*setup_msi_irqs)(struct pci_dev *dev, 36*e059b105SDaniel Axtens int nvec, int type); 37*e059b105SDaniel Axtens void (*teardown_msi_irqs)(struct pci_dev *dev); 38*e059b105SDaniel Axtens #endif 39e02def5bSDaniel Axtens }; 40e02def5bSDaniel Axtens 41e02def5bSDaniel Axtens /* 42b8b572e1SStephen Rothwell * Structure of a PCI controller (host bridge) 43b8b572e1SStephen Rothwell */ 44b8b572e1SStephen Rothwell struct pci_controller { 45b8b572e1SStephen Rothwell struct pci_bus *bus; 46b8b572e1SStephen Rothwell char is_dynamic; 47b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 48b8b572e1SStephen Rothwell int node; 49b8b572e1SStephen Rothwell #endif 50b8b572e1SStephen Rothwell struct device_node *dn; 51b8b572e1SStephen Rothwell struct list_head list_node; 52b8b572e1SStephen Rothwell struct device *parent; 53b8b572e1SStephen Rothwell 54b8b572e1SStephen Rothwell int first_busno; 55b8b572e1SStephen Rothwell int last_busno; 56b8b572e1SStephen Rothwell int self_busno; 57be8e60d8SYinghai Lu struct resource busn; 58b8b572e1SStephen Rothwell 59b8b572e1SStephen Rothwell void __iomem *io_base_virt; 60b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 61b8b572e1SStephen Rothwell void *io_base_alloc; 62b8b572e1SStephen Rothwell #endif 63b8b572e1SStephen Rothwell resource_size_t io_base_phys; 64b8b572e1SStephen Rothwell resource_size_t pci_io_size; 65b8b572e1SStephen Rothwell 66e9f82cb7SBenjamin Herrenschmidt /* Some machines have a special region to forward the ISA 67e9f82cb7SBenjamin Herrenschmidt * "memory" cycles such as VGA memory regions. Left to 0 68e9f82cb7SBenjamin Herrenschmidt * if unsupported 69e9f82cb7SBenjamin Herrenschmidt */ 70e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_phys; 71e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_size; 72e9f82cb7SBenjamin Herrenschmidt 73e02def5bSDaniel Axtens struct pci_controller_ops controller_ops; 74b8b572e1SStephen Rothwell struct pci_ops *ops; 75b8b572e1SStephen Rothwell unsigned int __iomem *cfg_addr; 76b8b572e1SStephen Rothwell void __iomem *cfg_data; 77b8b572e1SStephen Rothwell 78b8b572e1SStephen Rothwell /* 79b8b572e1SStephen Rothwell * Used for variants of PCI indirect handling and possible quirks: 80b8b572e1SStephen Rothwell * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1 81b8b572e1SStephen Rothwell * EXT_REG - provides access to PCI-e extended registers 8225985edcSLucas De Marchi * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS 83b8b572e1SStephen Rothwell * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS 84b8b572e1SStephen Rothwell * to determine which bus number to match on when generating type0 85b8b572e1SStephen Rothwell * config cycles 86b8b572e1SStephen Rothwell * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with 87b8b572e1SStephen Rothwell * hanging if we don't have link and try to do config cycles to 88b8b572e1SStephen Rothwell * anything but the PHB. Only allow talking to the PHB if this is 89b8b572e1SStephen Rothwell * set. 90b8b572e1SStephen Rothwell * BIG_ENDIAN - cfg_addr is a big endian register 91b8b572e1SStephen Rothwell * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on 92b8b572e1SStephen Rothwell * the PLB4. Effectively disable MRM commands by setting this. 9334642bbbSKumar Gala * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe 9434642bbbSKumar Gala * link status is in a RC PCIe cfg register (vs being a SoC register) 95b8b572e1SStephen Rothwell */ 96b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001 97b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002 98b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004 99b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008 100b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010 101b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020 10234642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040 103b8b572e1SStephen Rothwell u32 indirect_type; 104b8b572e1SStephen Rothwell /* Currently, we limit ourselves to 1 IO range and 3 mem 105b8b572e1SStephen Rothwell * ranges since the common pci_bus structure can't handle more 106b8b572e1SStephen Rothwell */ 107b8b572e1SStephen Rothwell struct resource io_resource; 108b8b572e1SStephen Rothwell struct resource mem_resources[3]; 1093fd47f06SBenjamin Herrenschmidt resource_size_t mem_offset[3]; 110b8b572e1SStephen Rothwell int global_number; /* PCI domain number */ 11189d93347SBecky Bruce 11289d93347SBecky Bruce resource_size_t dma_window_base_cur; 11389d93347SBecky Bruce resource_size_t dma_window_size; 11489d93347SBecky Bruce 115b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 116b8b572e1SStephen Rothwell unsigned long buid; 117cca87d30SGavin Shan struct pci_dn *pci_data; 11834642bbbSKumar Gala #endif /* CONFIG_PPC64 */ 119b8b572e1SStephen Rothwell 120b8b572e1SStephen Rothwell void *private_data; 121b8b572e1SStephen Rothwell }; 122b8b572e1SStephen Rothwell 123b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing 124b8b572e1SStephen Rothwell has been done. */ 125b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus, 126b8b572e1SStephen Rothwell int dev_fn, int where, u8 *val); 127b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus, 128b8b572e1SStephen Rothwell int dev_fn, int where, u16 *val); 129b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus, 130b8b572e1SStephen Rothwell int dev_fn, int where, u32 *val); 131b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus, 132b8b572e1SStephen Rothwell int dev_fn, int where, u8 val); 133b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus, 134b8b572e1SStephen Rothwell int dev_fn, int where, u16 val); 135b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus, 136b8b572e1SStephen Rothwell int dev_fn, int where, u32 val); 137b8b572e1SStephen Rothwell 138b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus, 139b8b572e1SStephen Rothwell int dev_fn, int cap); 140b8b572e1SStephen Rothwell 141b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose, 142b8b572e1SStephen Rothwell resource_size_t cfg_addr, 143b8b572e1SStephen Rothwell resource_size_t cfg_data, u32 flags); 14489c2dd62SKumar Gala 14550d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn, 14650d8f87dSRojhalat Ibrahim int offset, int len, u32 *val); 14750d8f87dSRojhalat Ibrahim 1486d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose, 1496d5f6a0eSKim Phillips unsigned char bus_number, unsigned int devfn, 1506d5f6a0eSKim Phillips int offset, int len, u32 *val); 1516d5f6a0eSKim Phillips 15250d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn, 15350d8f87dSRojhalat Ibrahim int offset, int len, u32 val); 15450d8f87dSRojhalat Ibrahim 15589c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus) 15689c2dd62SKumar Gala { 15789c2dd62SKumar Gala return bus->sysdata; 15889c2dd62SKumar Gala } 15989c2dd62SKumar Gala 16098d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64 16198d9f30cSBenjamin Herrenschmidt 16298d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node, 16398d9f30cSBenjamin Herrenschmidt u8 *bus, u8 *devfn); 16498d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void); 16598d9f30cSBenjamin Herrenschmidt 16689c2dd62SKumar Gala static inline int isa_vaddr_is_ioport(void __iomem *address) 16789c2dd62SKumar Gala { 16889c2dd62SKumar Gala /* No specific ISA handling on ppc32 at this stage, it 16989c2dd62SKumar Gala * all goes through PCI 17089c2dd62SKumar Gala */ 17189c2dd62SKumar Gala return 0; 17289c2dd62SKumar Gala } 17389c2dd62SKumar Gala 174b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */ 175b8b572e1SStephen Rothwell 176b8b572e1SStephen Rothwell /* 177b8b572e1SStephen Rothwell * PCI stuff, for nodes representing PCI devices, pointed to 178b8b572e1SStephen Rothwell * by device_node->data. 179b8b572e1SStephen Rothwell */ 180b8b572e1SStephen Rothwell struct iommu_table; 181b8b572e1SStephen Rothwell 182b8b572e1SStephen Rothwell struct pci_dn { 183cca87d30SGavin Shan int flags; 184a8b2f828SGavin Shan #define PCI_DN_FLAG_IOV_VF 0x01 185cca87d30SGavin Shan 186b8b572e1SStephen Rothwell int busno; /* pci bus number */ 187b8b572e1SStephen Rothwell int devfn; /* pci device and function number */ 188c035ff1dSGavin Shan int vendor_id; /* Vendor ID */ 189c035ff1dSGavin Shan int device_id; /* Device ID */ 190c035ff1dSGavin Shan int class_code; /* Device class code */ 191b8b572e1SStephen Rothwell 192cca87d30SGavin Shan struct pci_dn *parent; 193b8b572e1SStephen Rothwell struct pci_controller *phb; /* for pci devices */ 194b8b572e1SStephen Rothwell struct iommu_table *iommu_table; /* for phb's or bridges */ 195b8b572e1SStephen Rothwell struct device_node *node; /* back-pointer to the device_node */ 196b8b572e1SStephen Rothwell 197b8b572e1SStephen Rothwell int pci_ext_config_space; /* for pci devices */ 198b8b572e1SStephen Rothwell 199184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH 2002a0352faSGavin Shan struct eeh_dev *edev; /* eeh device */ 201b8b572e1SStephen Rothwell #endif 202184cd4a3SBenjamin Herrenschmidt #define IODA_INVALID_PE (-1) 203184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV 204184cd4a3SBenjamin Herrenschmidt int pe_number; 2056e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 2066e628c7dSWei Yang u16 vfs_expanded; /* number of VFs IOV BAR expanded */ 207781a868fSWei Yang u16 num_vfs; /* number of VFs enabled*/ 208781a868fSWei Yang int offset; /* PE# for the first VF PE */ 2095b88ec22SWei Yang #define M64_PER_IOV 4 2105b88ec22SWei Yang int m64_per_iov; 211781a868fSWei Yang #define IODA_INVALID_M64 (-1) 21202639b0eSWei Yang int m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV]; 2136e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 214184cd4a3SBenjamin Herrenschmidt #endif 215cca87d30SGavin Shan struct list_head child_list; 216cca87d30SGavin Shan struct list_head list; 217b8b572e1SStephen Rothwell }; 218b8b572e1SStephen Rothwell 219b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */ 220b8b572e1SStephen Rothwell #define PCI_DN(dn) ((struct pci_dn *) (dn)->data) 221b8b572e1SStephen Rothwell 222cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus, 223cca87d30SGavin Shan int devfn); 224b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev); 225a8b2f828SGavin Shan extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev); 226a8b2f828SGavin Shan extern void remove_dev_pci_data(struct pci_dev *pdev); 2272eb4afb6SKumar Gala extern void *update_dn_pci_info(struct device_node *dn, void *data); 228b8b572e1SStephen Rothwell 229b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np, 230b8b572e1SStephen Rothwell u8 *bus, u8 *devfn) 231b8b572e1SStephen Rothwell { 232b8b572e1SStephen Rothwell if (!PCI_DN(np)) 233b8b572e1SStephen Rothwell return -ENODEV; 234b8b572e1SStephen Rothwell *bus = PCI_DN(np)->busno; 235b8b572e1SStephen Rothwell *devfn = PCI_DN(np)->devfn; 236b8b572e1SStephen Rothwell return 0; 237b8b572e1SStephen Rothwell } 238b8b572e1SStephen Rothwell 2392a0352faSGavin Shan #if defined(CONFIG_EEH) 240e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn) 241e8e9b34cSGavin Shan { 242e8e9b34cSGavin Shan return pdn ? pdn->edev : NULL; 243e8e9b34cSGavin Shan } 244f8f7d63fSGavin Shan #else 245e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x) (NULL) 2462a0352faSGavin Shan #endif 2472a0352faSGavin Shan 248b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */ 249b8b572e1SStephen Rothwell extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn); 250b8b572e1SStephen Rothwell 251b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */ 252b8b572e1SStephen Rothwell extern void pcibios_remove_pci_devices(struct pci_bus *bus); 253b8b572e1SStephen Rothwell 254b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */ 255b8b572e1SStephen Rothwell extern void pcibios_add_pci_devices(struct pci_bus *bus); 256b8b572e1SStephen Rothwell 257b8b572e1SStephen Rothwell 258b8b572e1SStephen Rothwell extern void isa_bridge_find_early(struct pci_controller *hose); 259b8b572e1SStephen Rothwell 260b8b572e1SStephen Rothwell static inline int isa_vaddr_is_ioport(void __iomem *address) 261b8b572e1SStephen Rothwell { 262b8b572e1SStephen Rothwell /* Check if address hits the reserved legacy IO range */ 263b8b572e1SStephen Rothwell unsigned long ea = (unsigned long)address; 264b8b572e1SStephen Rothwell return ea >= ISA_IO_BASE && ea < ISA_IO_END; 265b8b572e1SStephen Rothwell } 266b8b572e1SStephen Rothwell 267b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus); 268b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus); 269b8b572e1SStephen Rothwell 270b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA 271b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE)) 272b8b572e1SStephen Rothwell #else 273b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1) 274b8b572e1SStephen Rothwell #endif 275b8b572e1SStephen Rothwell 276b8b572e1SStephen Rothwell #endif /* CONFIG_PPC64 */ 277b8b572e1SStephen Rothwell 278b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */ 279b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device( 280b8b572e1SStephen Rothwell struct device_node* node); 281b8b572e1SStephen Rothwell 282b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */ 283b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose, 284b8b572e1SStephen Rothwell struct device_node *dev, int primary); 285b8b572e1SStephen Rothwell 286b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */ 287b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev); 288b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb); 289b8b572e1SStephen Rothwell 290b8b572e1SStephen Rothwell #ifdef CONFIG_PCI 291b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address); 292b8b572e1SStephen Rothwell #else 293b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address) 294b8b572e1SStephen Rothwell { 295b8b572e1SStephen Rothwell return 0; 296b8b572e1SStephen Rothwell } 297b8b572e1SStephen Rothwell #endif /* CONFIG_PCI */ 298b8b572e1SStephen Rothwell 299b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 300b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PCI_BRIDGE_H */ 301