1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H 2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H 3b8b572e1SStephen Rothwell #ifdef __KERNEL__ 4b8b572e1SStephen Rothwell /* 5b8b572e1SStephen Rothwell * This program is free software; you can redistribute it and/or 6b8b572e1SStephen Rothwell * modify it under the terms of the GNU General Public License 7b8b572e1SStephen Rothwell * as published by the Free Software Foundation; either version 8b8b572e1SStephen Rothwell * 2 of the License, or (at your option) any later version. 9b8b572e1SStephen Rothwell */ 10b8b572e1SStephen Rothwell #include <linux/pci.h> 11b8b572e1SStephen Rothwell #include <linux/list.h> 12b8b572e1SStephen Rothwell #include <linux/ioport.h> 13f4ffd5e5SRob Herring #include <asm-generic/pci-bridge.h> 14b8b572e1SStephen Rothwell 15b8b572e1SStephen Rothwell struct device_node; 16b8b572e1SStephen Rothwell 17b8b572e1SStephen Rothwell /* 18*e02def5bSDaniel Axtens * PCI controller operations 19*e02def5bSDaniel Axtens */ 20*e02def5bSDaniel Axtens struct pci_controller_ops { 21*e02def5bSDaniel Axtens void (*dma_dev_setup)(struct pci_dev *dev); 22*e02def5bSDaniel Axtens }; 23*e02def5bSDaniel Axtens 24*e02def5bSDaniel Axtens /* 25b8b572e1SStephen Rothwell * Structure of a PCI controller (host bridge) 26b8b572e1SStephen Rothwell */ 27b8b572e1SStephen Rothwell struct pci_controller { 28b8b572e1SStephen Rothwell struct pci_bus *bus; 29b8b572e1SStephen Rothwell char is_dynamic; 30b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 31b8b572e1SStephen Rothwell int node; 32b8b572e1SStephen Rothwell #endif 33b8b572e1SStephen Rothwell struct device_node *dn; 34b8b572e1SStephen Rothwell struct list_head list_node; 35b8b572e1SStephen Rothwell struct device *parent; 36b8b572e1SStephen Rothwell 37b8b572e1SStephen Rothwell int first_busno; 38b8b572e1SStephen Rothwell int last_busno; 39b8b572e1SStephen Rothwell int self_busno; 40be8e60d8SYinghai Lu struct resource busn; 41b8b572e1SStephen Rothwell 42b8b572e1SStephen Rothwell void __iomem *io_base_virt; 43b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 44b8b572e1SStephen Rothwell void *io_base_alloc; 45b8b572e1SStephen Rothwell #endif 46b8b572e1SStephen Rothwell resource_size_t io_base_phys; 47b8b572e1SStephen Rothwell resource_size_t pci_io_size; 48b8b572e1SStephen Rothwell 49e9f82cb7SBenjamin Herrenschmidt /* Some machines have a special region to forward the ISA 50e9f82cb7SBenjamin Herrenschmidt * "memory" cycles such as VGA memory regions. Left to 0 51e9f82cb7SBenjamin Herrenschmidt * if unsupported 52e9f82cb7SBenjamin Herrenschmidt */ 53e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_phys; 54e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_size; 55e9f82cb7SBenjamin Herrenschmidt 56*e02def5bSDaniel Axtens struct pci_controller_ops controller_ops; 57b8b572e1SStephen Rothwell struct pci_ops *ops; 58b8b572e1SStephen Rothwell unsigned int __iomem *cfg_addr; 59b8b572e1SStephen Rothwell void __iomem *cfg_data; 60b8b572e1SStephen Rothwell 61b8b572e1SStephen Rothwell /* 62b8b572e1SStephen Rothwell * Used for variants of PCI indirect handling and possible quirks: 63b8b572e1SStephen Rothwell * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1 64b8b572e1SStephen Rothwell * EXT_REG - provides access to PCI-e extended registers 6525985edcSLucas De Marchi * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS 66b8b572e1SStephen Rothwell * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS 67b8b572e1SStephen Rothwell * to determine which bus number to match on when generating type0 68b8b572e1SStephen Rothwell * config cycles 69b8b572e1SStephen Rothwell * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with 70b8b572e1SStephen Rothwell * hanging if we don't have link and try to do config cycles to 71b8b572e1SStephen Rothwell * anything but the PHB. Only allow talking to the PHB if this is 72b8b572e1SStephen Rothwell * set. 73b8b572e1SStephen Rothwell * BIG_ENDIAN - cfg_addr is a big endian register 74b8b572e1SStephen Rothwell * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on 75b8b572e1SStephen Rothwell * the PLB4. Effectively disable MRM commands by setting this. 7634642bbbSKumar Gala * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe 7734642bbbSKumar Gala * link status is in a RC PCIe cfg register (vs being a SoC register) 78b8b572e1SStephen Rothwell */ 79b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001 80b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002 81b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004 82b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008 83b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010 84b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020 8534642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040 86b8b572e1SStephen Rothwell u32 indirect_type; 87b8b572e1SStephen Rothwell /* Currently, we limit ourselves to 1 IO range and 3 mem 88b8b572e1SStephen Rothwell * ranges since the common pci_bus structure can't handle more 89b8b572e1SStephen Rothwell */ 90b8b572e1SStephen Rothwell struct resource io_resource; 91b8b572e1SStephen Rothwell struct resource mem_resources[3]; 923fd47f06SBenjamin Herrenschmidt resource_size_t mem_offset[3]; 93b8b572e1SStephen Rothwell int global_number; /* PCI domain number */ 9489d93347SBecky Bruce 9589d93347SBecky Bruce resource_size_t dma_window_base_cur; 9689d93347SBecky Bruce resource_size_t dma_window_size; 9789d93347SBecky Bruce 98b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 99b8b572e1SStephen Rothwell unsigned long buid; 100cca87d30SGavin Shan struct pci_dn *pci_data; 10134642bbbSKumar Gala #endif /* CONFIG_PPC64 */ 102b8b572e1SStephen Rothwell 103b8b572e1SStephen Rothwell void *private_data; 104b8b572e1SStephen Rothwell }; 105b8b572e1SStephen Rothwell 106b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing 107b8b572e1SStephen Rothwell has been done. */ 108b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus, 109b8b572e1SStephen Rothwell int dev_fn, int where, u8 *val); 110b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus, 111b8b572e1SStephen Rothwell int dev_fn, int where, u16 *val); 112b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus, 113b8b572e1SStephen Rothwell int dev_fn, int where, u32 *val); 114b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus, 115b8b572e1SStephen Rothwell int dev_fn, int where, u8 val); 116b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus, 117b8b572e1SStephen Rothwell int dev_fn, int where, u16 val); 118b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus, 119b8b572e1SStephen Rothwell int dev_fn, int where, u32 val); 120b8b572e1SStephen Rothwell 121b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus, 122b8b572e1SStephen Rothwell int dev_fn, int cap); 123b8b572e1SStephen Rothwell 124b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose, 125b8b572e1SStephen Rothwell resource_size_t cfg_addr, 126b8b572e1SStephen Rothwell resource_size_t cfg_data, u32 flags); 12789c2dd62SKumar Gala 12850d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn, 12950d8f87dSRojhalat Ibrahim int offset, int len, u32 *val); 13050d8f87dSRojhalat Ibrahim 1316d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose, 1326d5f6a0eSKim Phillips unsigned char bus_number, unsigned int devfn, 1336d5f6a0eSKim Phillips int offset, int len, u32 *val); 1346d5f6a0eSKim Phillips 13550d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn, 13650d8f87dSRojhalat Ibrahim int offset, int len, u32 val); 13750d8f87dSRojhalat Ibrahim 13889c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus) 13989c2dd62SKumar Gala { 14089c2dd62SKumar Gala return bus->sysdata; 14189c2dd62SKumar Gala } 14289c2dd62SKumar Gala 14398d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64 14498d9f30cSBenjamin Herrenschmidt 14598d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node, 14698d9f30cSBenjamin Herrenschmidt u8 *bus, u8 *devfn); 14798d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void); 14898d9f30cSBenjamin Herrenschmidt 14989c2dd62SKumar Gala static inline int isa_vaddr_is_ioport(void __iomem *address) 15089c2dd62SKumar Gala { 15189c2dd62SKumar Gala /* No specific ISA handling on ppc32 at this stage, it 15289c2dd62SKumar Gala * all goes through PCI 15389c2dd62SKumar Gala */ 15489c2dd62SKumar Gala return 0; 15589c2dd62SKumar Gala } 15689c2dd62SKumar Gala 157b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */ 158b8b572e1SStephen Rothwell 159b8b572e1SStephen Rothwell /* 160b8b572e1SStephen Rothwell * PCI stuff, for nodes representing PCI devices, pointed to 161b8b572e1SStephen Rothwell * by device_node->data. 162b8b572e1SStephen Rothwell */ 163b8b572e1SStephen Rothwell struct iommu_table; 164b8b572e1SStephen Rothwell 165b8b572e1SStephen Rothwell struct pci_dn { 166cca87d30SGavin Shan int flags; 167cca87d30SGavin Shan 168b8b572e1SStephen Rothwell int busno; /* pci bus number */ 169b8b572e1SStephen Rothwell int devfn; /* pci device and function number */ 170c035ff1dSGavin Shan int vendor_id; /* Vendor ID */ 171c035ff1dSGavin Shan int device_id; /* Device ID */ 172c035ff1dSGavin Shan int class_code; /* Device class code */ 173b8b572e1SStephen Rothwell 174cca87d30SGavin Shan struct pci_dn *parent; 175b8b572e1SStephen Rothwell struct pci_controller *phb; /* for pci devices */ 176b8b572e1SStephen Rothwell struct iommu_table *iommu_table; /* for phb's or bridges */ 177b8b572e1SStephen Rothwell struct device_node *node; /* back-pointer to the device_node */ 178b8b572e1SStephen Rothwell 179b8b572e1SStephen Rothwell int pci_ext_config_space; /* for pci devices */ 180b8b572e1SStephen Rothwell 181b8b572e1SStephen Rothwell struct pci_dev *pcidev; /* back-pointer to the pci device */ 182184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH 1832a0352faSGavin Shan struct eeh_dev *edev; /* eeh device */ 184b8b572e1SStephen Rothwell #endif 185184cd4a3SBenjamin Herrenschmidt #define IODA_INVALID_PE (-1) 186184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV 187184cd4a3SBenjamin Herrenschmidt int pe_number; 188184cd4a3SBenjamin Herrenschmidt #endif 189cca87d30SGavin Shan struct list_head child_list; 190cca87d30SGavin Shan struct list_head list; 191b8b572e1SStephen Rothwell }; 192b8b572e1SStephen Rothwell 193b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */ 194b8b572e1SStephen Rothwell #define PCI_DN(dn) ((struct pci_dn *) (dn)->data) 195b8b572e1SStephen Rothwell 196cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus, 197cca87d30SGavin Shan int devfn); 198b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev); 1992eb4afb6SKumar Gala extern void *update_dn_pci_info(struct device_node *dn, void *data); 200b8b572e1SStephen Rothwell 201b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np, 202b8b572e1SStephen Rothwell u8 *bus, u8 *devfn) 203b8b572e1SStephen Rothwell { 204b8b572e1SStephen Rothwell if (!PCI_DN(np)) 205b8b572e1SStephen Rothwell return -ENODEV; 206b8b572e1SStephen Rothwell *bus = PCI_DN(np)->busno; 207b8b572e1SStephen Rothwell *devfn = PCI_DN(np)->devfn; 208b8b572e1SStephen Rothwell return 0; 209b8b572e1SStephen Rothwell } 210b8b572e1SStephen Rothwell 2112a0352faSGavin Shan #if defined(CONFIG_EEH) 212e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn) 213e8e9b34cSGavin Shan { 214e8e9b34cSGavin Shan return pdn ? pdn->edev : NULL; 215e8e9b34cSGavin Shan } 216f8f7d63fSGavin Shan #else 217e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x) (NULL) 2182a0352faSGavin Shan #endif 2192a0352faSGavin Shan 220b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */ 221b8b572e1SStephen Rothwell extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn); 222b8b572e1SStephen Rothwell 223b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */ 224b8b572e1SStephen Rothwell extern void pcibios_remove_pci_devices(struct pci_bus *bus); 225b8b572e1SStephen Rothwell 226b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */ 227b8b572e1SStephen Rothwell extern void pcibios_add_pci_devices(struct pci_bus *bus); 228b8b572e1SStephen Rothwell 229b8b572e1SStephen Rothwell 230b8b572e1SStephen Rothwell extern void isa_bridge_find_early(struct pci_controller *hose); 231b8b572e1SStephen Rothwell 232b8b572e1SStephen Rothwell static inline int isa_vaddr_is_ioport(void __iomem *address) 233b8b572e1SStephen Rothwell { 234b8b572e1SStephen Rothwell /* Check if address hits the reserved legacy IO range */ 235b8b572e1SStephen Rothwell unsigned long ea = (unsigned long)address; 236b8b572e1SStephen Rothwell return ea >= ISA_IO_BASE && ea < ISA_IO_END; 237b8b572e1SStephen Rothwell } 238b8b572e1SStephen Rothwell 239b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus); 240b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus); 241b8b572e1SStephen Rothwell 242b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA 243b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE)) 244b8b572e1SStephen Rothwell #else 245b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1) 246b8b572e1SStephen Rothwell #endif 247b8b572e1SStephen Rothwell 248b8b572e1SStephen Rothwell #endif /* CONFIG_PPC64 */ 249b8b572e1SStephen Rothwell 250b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */ 251b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device( 252b8b572e1SStephen Rothwell struct device_node* node); 253b8b572e1SStephen Rothwell 254b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */ 255b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose, 256b8b572e1SStephen Rothwell struct device_node *dev, int primary); 257b8b572e1SStephen Rothwell 258b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */ 259b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev); 260b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb); 261b8b572e1SStephen Rothwell 262b8b572e1SStephen Rothwell #ifdef CONFIG_PCI 263b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address); 264b8b572e1SStephen Rothwell #else 265b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address) 266b8b572e1SStephen Rothwell { 267b8b572e1SStephen Rothwell return 0; 268b8b572e1SStephen Rothwell } 269b8b572e1SStephen Rothwell #endif /* CONFIG_PCI */ 270b8b572e1SStephen Rothwell 271*e02def5bSDaniel Axtens /* 272*e02def5bSDaniel Axtens * Shims to prefer pci_controller version over ppc_md where available. 273*e02def5bSDaniel Axtens */ 274*e02def5bSDaniel Axtens static inline void pci_dma_dev_setup(struct pci_dev *dev) 275*e02def5bSDaniel Axtens { 276*e02def5bSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 277*e02def5bSDaniel Axtens 278*e02def5bSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 279*e02def5bSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 280*e02def5bSDaniel Axtens else if (ppc_md.pci_dma_dev_setup) 281*e02def5bSDaniel Axtens ppc_md.pci_dma_dev_setup(dev); 282*e02def5bSDaniel Axtens } 283*e02def5bSDaniel Axtens 284b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 285b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PCI_BRIDGE_H */ 286