12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 2b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H 3b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H 4b8b572e1SStephen Rothwell #ifdef __KERNEL__ 5b8b572e1SStephen Rothwell /* 6b8b572e1SStephen Rothwell */ 7b8b572e1SStephen Rothwell #include <linux/pci.h> 8b8b572e1SStephen Rothwell #include <linux/list.h> 9b8b572e1SStephen Rothwell #include <linux/ioport.h> 1098fa15f3SAnshuman Khandual #include <linux/numa.h> 11b8b572e1SStephen Rothwell 12b8b572e1SStephen Rothwell struct device_node; 13b8b572e1SStephen Rothwell 14b8b572e1SStephen Rothwell /* 15e02def5bSDaniel Axtens * PCI controller operations 16e02def5bSDaniel Axtens */ 17e02def5bSDaniel Axtens struct pci_controller_ops { 18062b26baSGavin Shan void (*dma_dev_setup)(struct pci_dev *pdev); 19b122c954SDaniel Axtens void (*dma_bus_setup)(struct pci_bus *bus); 208617a5c5SChristoph Hellwig bool (*iommu_bypass_supported)(struct pci_dev *pdev, 218617a5c5SChristoph Hellwig u64 mask); 22ff9df8c8SDaniel Axtens 23062b26baSGavin Shan int (*probe_mode)(struct pci_bus *bus); 24b31e79f8SDaniel Axtens 25b31e79f8SDaniel Axtens /* Called when pci_enable_device() is called. Returns true to 26b31e79f8SDaniel Axtens * allow assignment/enabling of the device. */ 27062b26baSGavin Shan bool (*enable_device_hook)(struct pci_dev *pdev); 28542070baSDaniel Axtens 29062b26baSGavin Shan void (*disable_device)(struct pci_dev *pdev); 30abeeed6dSMichael Neuling 31062b26baSGavin Shan void (*release_device)(struct pci_dev *pdev); 3210e79630SMichael Neuling 33542070baSDaniel Axtens /* Called during PCI resource reassignment */ 34062b26baSGavin Shan resource_size_t (*window_alignment)(struct pci_bus *bus, 35062b26baSGavin Shan unsigned long type); 36c5fcb29aSGavin Shan void (*setup_bridge)(struct pci_bus *bus, 37c5fcb29aSGavin Shan unsigned long type); 38062b26baSGavin Shan void (*reset_secondary_bus)(struct pci_dev *pdev); 39e059b105SDaniel Axtens 40e059b105SDaniel Axtens #ifdef CONFIG_PCI_MSI 41062b26baSGavin Shan int (*setup_msi_irqs)(struct pci_dev *pdev, 42e059b105SDaniel Axtens int nvec, int type); 43062b26baSGavin Shan void (*teardown_msi_irqs)(struct pci_dev *pdev); 44e059b105SDaniel Axtens #endif 453405c257SDaniel Axtens 46062b26baSGavin Shan void (*shutdown)(struct pci_controller *hose); 47e02def5bSDaniel Axtens }; 48e02def5bSDaniel Axtens 49e02def5bSDaniel Axtens /* 50b8b572e1SStephen Rothwell * Structure of a PCI controller (host bridge) 51b8b572e1SStephen Rothwell */ 52b8b572e1SStephen Rothwell struct pci_controller { 53b8b572e1SStephen Rothwell struct pci_bus *bus; 54b8b572e1SStephen Rothwell char is_dynamic; 55b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 56b8b572e1SStephen Rothwell int node; 57b8b572e1SStephen Rothwell #endif 58b8b572e1SStephen Rothwell struct device_node *dn; 59b8b572e1SStephen Rothwell struct list_head list_node; 60b8b572e1SStephen Rothwell struct device *parent; 61b8b572e1SStephen Rothwell 62b8b572e1SStephen Rothwell int first_busno; 63b8b572e1SStephen Rothwell int last_busno; 64b8b572e1SStephen Rothwell int self_busno; 65be8e60d8SYinghai Lu struct resource busn; 66b8b572e1SStephen Rothwell 67b8b572e1SStephen Rothwell void __iomem *io_base_virt; 68b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 69*b274014cSChristoph Hellwig void __iomem *io_base_alloc; 70b8b572e1SStephen Rothwell #endif 71b8b572e1SStephen Rothwell resource_size_t io_base_phys; 72b8b572e1SStephen Rothwell resource_size_t pci_io_size; 73b8b572e1SStephen Rothwell 74e9f82cb7SBenjamin Herrenschmidt /* Some machines have a special region to forward the ISA 75e9f82cb7SBenjamin Herrenschmidt * "memory" cycles such as VGA memory regions. Left to 0 76e9f82cb7SBenjamin Herrenschmidt * if unsupported 77e9f82cb7SBenjamin Herrenschmidt */ 78e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_phys; 79e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_size; 80e9f82cb7SBenjamin Herrenschmidt 81e02def5bSDaniel Axtens struct pci_controller_ops controller_ops; 82b8b572e1SStephen Rothwell struct pci_ops *ops; 83b8b572e1SStephen Rothwell unsigned int __iomem *cfg_addr; 84b8b572e1SStephen Rothwell void __iomem *cfg_data; 85b8b572e1SStephen Rothwell 86b8b572e1SStephen Rothwell /* 87b8b572e1SStephen Rothwell * Used for variants of PCI indirect handling and possible quirks: 88b8b572e1SStephen Rothwell * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1 89b8b572e1SStephen Rothwell * EXT_REG - provides access to PCI-e extended registers 9025985edcSLucas De Marchi * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS 91b8b572e1SStephen Rothwell * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS 92b8b572e1SStephen Rothwell * to determine which bus number to match on when generating type0 93b8b572e1SStephen Rothwell * config cycles 94b8b572e1SStephen Rothwell * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with 95b8b572e1SStephen Rothwell * hanging if we don't have link and try to do config cycles to 96b8b572e1SStephen Rothwell * anything but the PHB. Only allow talking to the PHB if this is 97b8b572e1SStephen Rothwell * set. 98b8b572e1SStephen Rothwell * BIG_ENDIAN - cfg_addr is a big endian register 99b8b572e1SStephen Rothwell * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on 100b8b572e1SStephen Rothwell * the PLB4. Effectively disable MRM commands by setting this. 10134642bbbSKumar Gala * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe 10234642bbbSKumar Gala * link status is in a RC PCIe cfg register (vs being a SoC register) 103b8b572e1SStephen Rothwell */ 104b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001 105b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002 106b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004 107b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008 108b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010 109b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020 11034642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040 111b8b572e1SStephen Rothwell u32 indirect_type; 112b8b572e1SStephen Rothwell /* Currently, we limit ourselves to 1 IO range and 3 mem 113b8b572e1SStephen Rothwell * ranges since the common pci_bus structure can't handle more 114b8b572e1SStephen Rothwell */ 115b8b572e1SStephen Rothwell struct resource io_resource; 116b8b572e1SStephen Rothwell struct resource mem_resources[3]; 1173fd47f06SBenjamin Herrenschmidt resource_size_t mem_offset[3]; 118b8b572e1SStephen Rothwell int global_number; /* PCI domain number */ 11989d93347SBecky Bruce 12089d93347SBecky Bruce resource_size_t dma_window_base_cur; 12189d93347SBecky Bruce resource_size_t dma_window_size; 12289d93347SBecky Bruce 123b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 124b8b572e1SStephen Rothwell unsigned long buid; 125cca87d30SGavin Shan struct pci_dn *pci_data; 12634642bbbSKumar Gala #endif /* CONFIG_PPC64 */ 127b8b572e1SStephen Rothwell 128b8b572e1SStephen Rothwell void *private_data; 12946a1449dSAlexey Kardashevskiy struct npu *npu; 130b8b572e1SStephen Rothwell }; 131b8b572e1SStephen Rothwell 132b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing 133b8b572e1SStephen Rothwell has been done. */ 134b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus, 135b8b572e1SStephen Rothwell int dev_fn, int where, u8 *val); 136b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus, 137b8b572e1SStephen Rothwell int dev_fn, int where, u16 *val); 138b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus, 139b8b572e1SStephen Rothwell int dev_fn, int where, u32 *val); 140b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus, 141b8b572e1SStephen Rothwell int dev_fn, int where, u8 val); 142b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus, 143b8b572e1SStephen Rothwell int dev_fn, int where, u16 val); 144b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus, 145b8b572e1SStephen Rothwell int dev_fn, int where, u32 val); 146b8b572e1SStephen Rothwell 147b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus, 148b8b572e1SStephen Rothwell int dev_fn, int cap); 149b8b572e1SStephen Rothwell 150b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose, 151b8b572e1SStephen Rothwell resource_size_t cfg_addr, 152b8b572e1SStephen Rothwell resource_size_t cfg_data, u32 flags); 15389c2dd62SKumar Gala 15450d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn, 15550d8f87dSRojhalat Ibrahim int offset, int len, u32 *val); 15650d8f87dSRojhalat Ibrahim 1576d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose, 1586d5f6a0eSKim Phillips unsigned char bus_number, unsigned int devfn, 1596d5f6a0eSKim Phillips int offset, int len, u32 *val); 1606d5f6a0eSKim Phillips 16150d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn, 16250d8f87dSRojhalat Ibrahim int offset, int len, u32 val); 16350d8f87dSRojhalat Ibrahim 16489c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus) 16589c2dd62SKumar Gala { 16689c2dd62SKumar Gala return bus->sysdata; 16789c2dd62SKumar Gala } 16889c2dd62SKumar Gala 16998d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64 17098d9f30cSBenjamin Herrenschmidt 17198d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node, 17298d9f30cSBenjamin Herrenschmidt u8 *bus, u8 *devfn); 17398d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void); 17498d9f30cSBenjamin Herrenschmidt 175b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */ 176b8b572e1SStephen Rothwell 177b8b572e1SStephen Rothwell /* 178b8b572e1SStephen Rothwell * PCI stuff, for nodes representing PCI devices, pointed to 179b8b572e1SStephen Rothwell * by device_node->data. 180b8b572e1SStephen Rothwell */ 181b8b572e1SStephen Rothwell struct iommu_table; 182b8b572e1SStephen Rothwell 183b8b572e1SStephen Rothwell struct pci_dn { 184cca87d30SGavin Shan int flags; 185a8b2f828SGavin Shan #define PCI_DN_FLAG_IOV_VF 0x01 1865ef753aeSOliver O'Halloran #define PCI_DN_FLAG_DEAD 0x02 /* Device has been hot-removed */ 187cca87d30SGavin Shan 188b8b572e1SStephen Rothwell int busno; /* pci bus number */ 189b8b572e1SStephen Rothwell int devfn; /* pci device and function number */ 190c035ff1dSGavin Shan int vendor_id; /* Vendor ID */ 191c035ff1dSGavin Shan int device_id; /* Device ID */ 192c035ff1dSGavin Shan int class_code; /* Device class code */ 193b8b572e1SStephen Rothwell 194cca87d30SGavin Shan struct pci_dn *parent; 195b8b572e1SStephen Rothwell struct pci_controller *phb; /* for pci devices */ 196b348aa65SAlexey Kardashevskiy struct iommu_table_group *table_group; /* for phb's or bridges */ 197b8b572e1SStephen Rothwell 198b8b572e1SStephen Rothwell int pci_ext_config_space; /* for pci devices */ 199184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH 2002a0352faSGavin Shan struct eeh_dev *edev; /* eeh device */ 201b8b572e1SStephen Rothwell #endif 202689ee8c9SGavin Shan #define IODA_INVALID_PE 0xFFFFFFFF 203689ee8c9SGavin Shan unsigned int pe_number; 2046e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 205988fc3baSBryant G. Ly int vf_index; /* VF index in the PF */ 2066e628c7dSWei Yang u16 vfs_expanded; /* number of VFs IOV BAR expanded */ 207781a868fSWei Yang u16 num_vfs; /* number of VFs enabled*/ 208689ee8c9SGavin Shan unsigned int *pe_num_map; /* PE# for the first VF PE or array */ 209ee8222feSWei Yang bool m64_single_mode; /* Use M64 BAR in Single Mode */ 210781a868fSWei Yang #define IODA_INVALID_M64 (-1) 211565a744dSBryant G. Ly int (*m64_map)[PCI_SRIOV_NUM_BARS]; /* Only used on powernv */ 212565a744dSBryant G. Ly int last_allow_rc; /* Only used on pseries */ 2136e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 2140dc2830eSWei Yang int mps; /* Maximum Payload Size */ 215cca87d30SGavin Shan struct list_head child_list; 216cca87d30SGavin Shan struct list_head list; 217d6f934fdSAlexey Kardashevskiy struct resource holes[PCI_SRIOV_NUM_BARS]; 218b8b572e1SStephen Rothwell }; 219b8b572e1SStephen Rothwell 220b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */ 221b8b572e1SStephen Rothwell #define PCI_DN(dn) ((struct pci_dn *) (dn)->data) 222b8b572e1SStephen Rothwell 223cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus, 224cca87d30SGavin Shan int devfn); 225b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev); 226d8f66f41SGavin Shan extern struct pci_dn *pci_add_device_node_info(struct pci_controller *hose, 227d8f66f41SGavin Shan struct device_node *dn); 228de5a28acSGavin Shan extern void pci_remove_device_node_info(struct device_node *dn); 229b8b572e1SStephen Rothwell 2308cd6aaccSOliver O'Halloran #ifdef CONFIG_PCI_IOV 2318cd6aaccSOliver O'Halloran struct pci_dn *add_sriov_vf_pdns(struct pci_dev *pdev); 2328cd6aaccSOliver O'Halloran void remove_sriov_vf_pdns(struct pci_dev *pdev); 2338cd6aaccSOliver O'Halloran #endif 2348cd6aaccSOliver O'Halloran 235b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np, 236b8b572e1SStephen Rothwell u8 *bus, u8 *devfn) 237b8b572e1SStephen Rothwell { 238b8b572e1SStephen Rothwell if (!PCI_DN(np)) 239b8b572e1SStephen Rothwell return -ENODEV; 240b8b572e1SStephen Rothwell *bus = PCI_DN(np)->busno; 241b8b572e1SStephen Rothwell *devfn = PCI_DN(np)->devfn; 242b8b572e1SStephen Rothwell return 0; 243b8b572e1SStephen Rothwell } 244b8b572e1SStephen Rothwell 2452a0352faSGavin Shan #if defined(CONFIG_EEH) 246e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn) 247e8e9b34cSGavin Shan { 248e8e9b34cSGavin Shan return pdn ? pdn->edev : NULL; 249e8e9b34cSGavin Shan } 250f8f7d63fSGavin Shan #else 251e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x) (NULL) 2522a0352faSGavin Shan #endif 2532a0352faSGavin Shan 254b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */ 2553773dd25SGavin Shan extern struct pci_bus *pci_find_bus_by_node(struct device_node *dn); 256b8b572e1SStephen Rothwell 257b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */ 258bd251b89SGavin Shan extern void pci_hp_remove_devices(struct pci_bus *bus); 259b8b572e1SStephen Rothwell 260b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */ 261bd251b89SGavin Shan extern void pci_hp_add_devices(struct pci_bus *bus); 262b8b572e1SStephen Rothwell 263b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus); 264b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus); 265b8b572e1SStephen Rothwell 266b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA 267b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE)) 268b8b572e1SStephen Rothwell #else 26998fa15f3SAnshuman Khandual #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = NUMA_NO_NODE) 270b8b572e1SStephen Rothwell #endif 271b8b572e1SStephen Rothwell 272b8b572e1SStephen Rothwell #endif /* CONFIG_PPC64 */ 273b8b572e1SStephen Rothwell 274b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */ 275b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device( 276b8b572e1SStephen Rothwell struct device_node* node); 277b8b572e1SStephen Rothwell 27867060cb1SOliver O'Halloran extern struct pci_controller *pci_find_controller_for_domain(int domain_nr); 27967060cb1SOliver O'Halloran 280b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */ 281b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose, 282b8b572e1SStephen Rothwell struct device_node *dev, int primary); 283b8b572e1SStephen Rothwell 284b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */ 285b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev); 286b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb); 2872dd9c11bSMauricio Faria de Oliveira extern void pcibios_free_controller_deferred(struct pci_host_bridge *bridge); 288b8b572e1SStephen Rothwell 289b8b572e1SStephen Rothwell #ifdef CONFIG_PCI 290b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address); 291b8b572e1SStephen Rothwell #else 292b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address) 293b8b572e1SStephen Rothwell { 294b8b572e1SStephen Rothwell return 0; 295b8b572e1SStephen Rothwell } 296b8b572e1SStephen Rothwell #endif /* CONFIG_PCI */ 297b8b572e1SStephen Rothwell 298b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 299b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PCI_BRIDGE_H */ 300