1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H 2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H 3b8b572e1SStephen Rothwell #ifdef __KERNEL__ 4b8b572e1SStephen Rothwell /* 5b8b572e1SStephen Rothwell * This program is free software; you can redistribute it and/or 6b8b572e1SStephen Rothwell * modify it under the terms of the GNU General Public License 7b8b572e1SStephen Rothwell * as published by the Free Software Foundation; either version 8b8b572e1SStephen Rothwell * 2 of the License, or (at your option) any later version. 9b8b572e1SStephen Rothwell */ 10b8b572e1SStephen Rothwell #include <linux/pci.h> 11b8b572e1SStephen Rothwell #include <linux/list.h> 12b8b572e1SStephen Rothwell #include <linux/ioport.h> 13b8b572e1SStephen Rothwell 14b8b572e1SStephen Rothwell struct device_node; 15b8b572e1SStephen Rothwell 16b8b572e1SStephen Rothwell /* 17e02def5bSDaniel Axtens * PCI controller operations 18e02def5bSDaniel Axtens */ 19e02def5bSDaniel Axtens struct pci_controller_ops { 20062b26baSGavin Shan void (*dma_dev_setup)(struct pci_dev *pdev); 21b122c954SDaniel Axtens void (*dma_bus_setup)(struct pci_bus *bus); 228617a5c5SChristoph Hellwig bool (*iommu_bypass_supported)(struct pci_dev *pdev, 238617a5c5SChristoph Hellwig u64 mask); 24ff9df8c8SDaniel Axtens 25062b26baSGavin Shan int (*probe_mode)(struct pci_bus *bus); 26b31e79f8SDaniel Axtens 27b31e79f8SDaniel Axtens /* Called when pci_enable_device() is called. Returns true to 28b31e79f8SDaniel Axtens * allow assignment/enabling of the device. */ 29062b26baSGavin Shan bool (*enable_device_hook)(struct pci_dev *pdev); 30542070baSDaniel Axtens 31062b26baSGavin Shan void (*disable_device)(struct pci_dev *pdev); 32abeeed6dSMichael Neuling 33062b26baSGavin Shan void (*release_device)(struct pci_dev *pdev); 3410e79630SMichael Neuling 35542070baSDaniel Axtens /* Called during PCI resource reassignment */ 36062b26baSGavin Shan resource_size_t (*window_alignment)(struct pci_bus *bus, 37062b26baSGavin Shan unsigned long type); 38c5fcb29aSGavin Shan void (*setup_bridge)(struct pci_bus *bus, 39c5fcb29aSGavin Shan unsigned long type); 40062b26baSGavin Shan void (*reset_secondary_bus)(struct pci_dev *pdev); 41e059b105SDaniel Axtens 42e059b105SDaniel Axtens #ifdef CONFIG_PCI_MSI 43062b26baSGavin Shan int (*setup_msi_irqs)(struct pci_dev *pdev, 44e059b105SDaniel Axtens int nvec, int type); 45062b26baSGavin Shan void (*teardown_msi_irqs)(struct pci_dev *pdev); 46e059b105SDaniel Axtens #endif 473405c257SDaniel Axtens 48062b26baSGavin Shan void (*shutdown)(struct pci_controller *hose); 49e02def5bSDaniel Axtens }; 50e02def5bSDaniel Axtens 51e02def5bSDaniel Axtens /* 52b8b572e1SStephen Rothwell * Structure of a PCI controller (host bridge) 53b8b572e1SStephen Rothwell */ 54b8b572e1SStephen Rothwell struct pci_controller { 55b8b572e1SStephen Rothwell struct pci_bus *bus; 56b8b572e1SStephen Rothwell char is_dynamic; 57b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 58b8b572e1SStephen Rothwell int node; 59b8b572e1SStephen Rothwell #endif 60b8b572e1SStephen Rothwell struct device_node *dn; 61b8b572e1SStephen Rothwell struct list_head list_node; 62b8b572e1SStephen Rothwell struct device *parent; 63b8b572e1SStephen Rothwell 64b8b572e1SStephen Rothwell int first_busno; 65b8b572e1SStephen Rothwell int last_busno; 66b8b572e1SStephen Rothwell int self_busno; 67be8e60d8SYinghai Lu struct resource busn; 68b8b572e1SStephen Rothwell 69b8b572e1SStephen Rothwell void __iomem *io_base_virt; 70b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 71b8b572e1SStephen Rothwell void *io_base_alloc; 72b8b572e1SStephen Rothwell #endif 73b8b572e1SStephen Rothwell resource_size_t io_base_phys; 74b8b572e1SStephen Rothwell resource_size_t pci_io_size; 75b8b572e1SStephen Rothwell 76e9f82cb7SBenjamin Herrenschmidt /* Some machines have a special region to forward the ISA 77e9f82cb7SBenjamin Herrenschmidt * "memory" cycles such as VGA memory regions. Left to 0 78e9f82cb7SBenjamin Herrenschmidt * if unsupported 79e9f82cb7SBenjamin Herrenschmidt */ 80e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_phys; 81e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_size; 82e9f82cb7SBenjamin Herrenschmidt 83e02def5bSDaniel Axtens struct pci_controller_ops controller_ops; 84b8b572e1SStephen Rothwell struct pci_ops *ops; 85b8b572e1SStephen Rothwell unsigned int __iomem *cfg_addr; 86b8b572e1SStephen Rothwell void __iomem *cfg_data; 87b8b572e1SStephen Rothwell 88b8b572e1SStephen Rothwell /* 89b8b572e1SStephen Rothwell * Used for variants of PCI indirect handling and possible quirks: 90b8b572e1SStephen Rothwell * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1 91b8b572e1SStephen Rothwell * EXT_REG - provides access to PCI-e extended registers 9225985edcSLucas De Marchi * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS 93b8b572e1SStephen Rothwell * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS 94b8b572e1SStephen Rothwell * to determine which bus number to match on when generating type0 95b8b572e1SStephen Rothwell * config cycles 96b8b572e1SStephen Rothwell * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with 97b8b572e1SStephen Rothwell * hanging if we don't have link and try to do config cycles to 98b8b572e1SStephen Rothwell * anything but the PHB. Only allow talking to the PHB if this is 99b8b572e1SStephen Rothwell * set. 100b8b572e1SStephen Rothwell * BIG_ENDIAN - cfg_addr is a big endian register 101b8b572e1SStephen Rothwell * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on 102b8b572e1SStephen Rothwell * the PLB4. Effectively disable MRM commands by setting this. 10334642bbbSKumar Gala * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe 10434642bbbSKumar Gala * link status is in a RC PCIe cfg register (vs being a SoC register) 105b8b572e1SStephen Rothwell */ 106b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001 107b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002 108b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004 109b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008 110b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010 111b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020 11234642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040 113b8b572e1SStephen Rothwell u32 indirect_type; 114b8b572e1SStephen Rothwell /* Currently, we limit ourselves to 1 IO range and 3 mem 115b8b572e1SStephen Rothwell * ranges since the common pci_bus structure can't handle more 116b8b572e1SStephen Rothwell */ 117b8b572e1SStephen Rothwell struct resource io_resource; 118b8b572e1SStephen Rothwell struct resource mem_resources[3]; 1193fd47f06SBenjamin Herrenschmidt resource_size_t mem_offset[3]; 120b8b572e1SStephen Rothwell int global_number; /* PCI domain number */ 12189d93347SBecky Bruce 12289d93347SBecky Bruce resource_size_t dma_window_base_cur; 12389d93347SBecky Bruce resource_size_t dma_window_size; 12489d93347SBecky Bruce 125b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 126b8b572e1SStephen Rothwell unsigned long buid; 127cca87d30SGavin Shan struct pci_dn *pci_data; 12834642bbbSKumar Gala #endif /* CONFIG_PPC64 */ 129b8b572e1SStephen Rothwell 130b8b572e1SStephen Rothwell void *private_data; 13146a1449dSAlexey Kardashevskiy struct npu *npu; 132b8b572e1SStephen Rothwell }; 133b8b572e1SStephen Rothwell 134b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing 135b8b572e1SStephen Rothwell has been done. */ 136b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus, 137b8b572e1SStephen Rothwell int dev_fn, int where, u8 *val); 138b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus, 139b8b572e1SStephen Rothwell int dev_fn, int where, u16 *val); 140b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus, 141b8b572e1SStephen Rothwell int dev_fn, int where, u32 *val); 142b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus, 143b8b572e1SStephen Rothwell int dev_fn, int where, u8 val); 144b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus, 145b8b572e1SStephen Rothwell int dev_fn, int where, u16 val); 146b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus, 147b8b572e1SStephen Rothwell int dev_fn, int where, u32 val); 148b8b572e1SStephen Rothwell 149b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus, 150b8b572e1SStephen Rothwell int dev_fn, int cap); 151b8b572e1SStephen Rothwell 152b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose, 153b8b572e1SStephen Rothwell resource_size_t cfg_addr, 154b8b572e1SStephen Rothwell resource_size_t cfg_data, u32 flags); 15589c2dd62SKumar Gala 15650d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn, 15750d8f87dSRojhalat Ibrahim int offset, int len, u32 *val); 15850d8f87dSRojhalat Ibrahim 1596d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose, 1606d5f6a0eSKim Phillips unsigned char bus_number, unsigned int devfn, 1616d5f6a0eSKim Phillips int offset, int len, u32 *val); 1626d5f6a0eSKim Phillips 16350d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn, 16450d8f87dSRojhalat Ibrahim int offset, int len, u32 val); 16550d8f87dSRojhalat Ibrahim 16689c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus) 16789c2dd62SKumar Gala { 16889c2dd62SKumar Gala return bus->sysdata; 16989c2dd62SKumar Gala } 17089c2dd62SKumar Gala 17198d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64 17298d9f30cSBenjamin Herrenschmidt 17398d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node, 17498d9f30cSBenjamin Herrenschmidt u8 *bus, u8 *devfn); 17598d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void); 17698d9f30cSBenjamin Herrenschmidt 177b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */ 178b8b572e1SStephen Rothwell 179b8b572e1SStephen Rothwell /* 180b8b572e1SStephen Rothwell * PCI stuff, for nodes representing PCI devices, pointed to 181b8b572e1SStephen Rothwell * by device_node->data. 182b8b572e1SStephen Rothwell */ 183b8b572e1SStephen Rothwell struct iommu_table; 184b8b572e1SStephen Rothwell 185b8b572e1SStephen Rothwell struct pci_dn { 186cca87d30SGavin Shan int flags; 187a8b2f828SGavin Shan #define PCI_DN_FLAG_IOV_VF 0x01 188cca87d30SGavin Shan 189b8b572e1SStephen Rothwell int busno; /* pci bus number */ 190b8b572e1SStephen Rothwell int devfn; /* pci device and function number */ 191c035ff1dSGavin Shan int vendor_id; /* Vendor ID */ 192c035ff1dSGavin Shan int device_id; /* Device ID */ 193c035ff1dSGavin Shan int class_code; /* Device class code */ 194b8b572e1SStephen Rothwell 195cca87d30SGavin Shan struct pci_dn *parent; 196b8b572e1SStephen Rothwell struct pci_controller *phb; /* for pci devices */ 197b348aa65SAlexey Kardashevskiy struct iommu_table_group *table_group; /* for phb's or bridges */ 198b8b572e1SStephen Rothwell 199b8b572e1SStephen Rothwell int pci_ext_config_space; /* for pci devices */ 200184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH 2012a0352faSGavin Shan struct eeh_dev *edev; /* eeh device */ 202b8b572e1SStephen Rothwell #endif 203689ee8c9SGavin Shan #define IODA_INVALID_PE 0xFFFFFFFF 204689ee8c9SGavin Shan unsigned int pe_number; 2056e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 206988fc3baSBryant G. Ly int vf_index; /* VF index in the PF */ 2076e628c7dSWei Yang u16 vfs_expanded; /* number of VFs IOV BAR expanded */ 208781a868fSWei Yang u16 num_vfs; /* number of VFs enabled*/ 209689ee8c9SGavin Shan unsigned int *pe_num_map; /* PE# for the first VF PE or array */ 210ee8222feSWei Yang bool m64_single_mode; /* Use M64 BAR in Single Mode */ 211781a868fSWei Yang #define IODA_INVALID_M64 (-1) 212565a744dSBryant G. Ly int (*m64_map)[PCI_SRIOV_NUM_BARS]; /* Only used on powernv */ 213565a744dSBryant G. Ly int last_allow_rc; /* Only used on pseries */ 2146e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 2150dc2830eSWei Yang int mps; /* Maximum Payload Size */ 216cca87d30SGavin Shan struct list_head child_list; 217cca87d30SGavin Shan struct list_head list; 218d6f934fdSAlexey Kardashevskiy struct resource holes[PCI_SRIOV_NUM_BARS]; 219b8b572e1SStephen Rothwell }; 220b8b572e1SStephen Rothwell 221b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */ 222b8b572e1SStephen Rothwell #define PCI_DN(dn) ((struct pci_dn *) (dn)->data) 223b8b572e1SStephen Rothwell 224cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus, 225cca87d30SGavin Shan int devfn); 226b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev); 227a8b2f828SGavin Shan extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev); 228a8b2f828SGavin Shan extern void remove_dev_pci_data(struct pci_dev *pdev); 229d8f66f41SGavin Shan extern struct pci_dn *pci_add_device_node_info(struct pci_controller *hose, 230d8f66f41SGavin Shan struct device_node *dn); 231de5a28acSGavin Shan extern void pci_remove_device_node_info(struct device_node *dn); 232b8b572e1SStephen Rothwell 233b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np, 234b8b572e1SStephen Rothwell u8 *bus, u8 *devfn) 235b8b572e1SStephen Rothwell { 236b8b572e1SStephen Rothwell if (!PCI_DN(np)) 237b8b572e1SStephen Rothwell return -ENODEV; 238b8b572e1SStephen Rothwell *bus = PCI_DN(np)->busno; 239b8b572e1SStephen Rothwell *devfn = PCI_DN(np)->devfn; 240b8b572e1SStephen Rothwell return 0; 241b8b572e1SStephen Rothwell } 242b8b572e1SStephen Rothwell 2432a0352faSGavin Shan #if defined(CONFIG_EEH) 244e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn) 245e8e9b34cSGavin Shan { 246e8e9b34cSGavin Shan return pdn ? pdn->edev : NULL; 247e8e9b34cSGavin Shan } 248f8f7d63fSGavin Shan #else 249e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x) (NULL) 2502a0352faSGavin Shan #endif 2512a0352faSGavin Shan 252b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */ 2533773dd25SGavin Shan extern struct pci_bus *pci_find_bus_by_node(struct device_node *dn); 254b8b572e1SStephen Rothwell 255b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */ 256bd251b89SGavin Shan extern void pci_hp_remove_devices(struct pci_bus *bus); 257b8b572e1SStephen Rothwell 258b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */ 259bd251b89SGavin Shan extern void pci_hp_add_devices(struct pci_bus *bus); 260b8b572e1SStephen Rothwell 261b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus); 262b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus); 263b8b572e1SStephen Rothwell 264b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA 265b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE)) 266b8b572e1SStephen Rothwell #else 267b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1) 268b8b572e1SStephen Rothwell #endif 269b8b572e1SStephen Rothwell 270b8b572e1SStephen Rothwell #endif /* CONFIG_PPC64 */ 271b8b572e1SStephen Rothwell 272b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */ 273b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device( 274b8b572e1SStephen Rothwell struct device_node* node); 275b8b572e1SStephen Rothwell 276*67060cb1SOliver O'Halloran extern struct pci_controller *pci_find_controller_for_domain(int domain_nr); 277*67060cb1SOliver O'Halloran 278b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */ 279b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose, 280b8b572e1SStephen Rothwell struct device_node *dev, int primary); 281b8b572e1SStephen Rothwell 282b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */ 283b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev); 284b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb); 2852dd9c11bSMauricio Faria de Oliveira extern void pcibios_free_controller_deferred(struct pci_host_bridge *bridge); 286b8b572e1SStephen Rothwell 287b8b572e1SStephen Rothwell #ifdef CONFIG_PCI 288b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address); 289b8b572e1SStephen Rothwell #else 290b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address) 291b8b572e1SStephen Rothwell { 292b8b572e1SStephen Rothwell return 0; 293b8b572e1SStephen Rothwell } 294b8b572e1SStephen Rothwell #endif /* CONFIG_PCI */ 295b8b572e1SStephen Rothwell 296b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 297b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PCI_BRIDGE_H */ 298