xref: /openbmc/linux/arch/powerpc/include/asm/pci-bridge.h (revision 3405c2570fd68fc5ccc703c8de9c23abf5e95819)
1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H
2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H
3b8b572e1SStephen Rothwell #ifdef __KERNEL__
4b8b572e1SStephen Rothwell /*
5b8b572e1SStephen Rothwell  * This program is free software; you can redistribute it and/or
6b8b572e1SStephen Rothwell  * modify it under the terms of the GNU General Public License
7b8b572e1SStephen Rothwell  * as published by the Free Software Foundation; either version
8b8b572e1SStephen Rothwell  * 2 of the License, or (at your option) any later version.
9b8b572e1SStephen Rothwell  */
10b8b572e1SStephen Rothwell #include <linux/pci.h>
11b8b572e1SStephen Rothwell #include <linux/list.h>
12b8b572e1SStephen Rothwell #include <linux/ioport.h>
13f4ffd5e5SRob Herring #include <asm-generic/pci-bridge.h>
14b8b572e1SStephen Rothwell 
15b8b572e1SStephen Rothwell struct device_node;
16b8b572e1SStephen Rothwell 
17b8b572e1SStephen Rothwell /*
18e02def5bSDaniel Axtens  * PCI controller operations
19e02def5bSDaniel Axtens  */
20e02def5bSDaniel Axtens struct pci_controller_ops {
21e02def5bSDaniel Axtens 	void		(*dma_dev_setup)(struct pci_dev *dev);
22b122c954SDaniel Axtens 	void		(*dma_bus_setup)(struct pci_bus *bus);
23ff9df8c8SDaniel Axtens 
24ff9df8c8SDaniel Axtens 	int		(*probe_mode)(struct pci_bus *);
25b31e79f8SDaniel Axtens 
26b31e79f8SDaniel Axtens 	/* Called when pci_enable_device() is called. Returns true to
27b31e79f8SDaniel Axtens 	 * allow assignment/enabling of the device. */
28b31e79f8SDaniel Axtens 	bool		(*enable_device_hook)(struct pci_dev *);
29542070baSDaniel Axtens 
30542070baSDaniel Axtens 	/* Called during PCI resource reassignment */
31542070baSDaniel Axtens 	resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type);
32cd16c7baSDaniel Axtens 	void		(*reset_secondary_bus)(struct pci_dev *dev);
33e059b105SDaniel Axtens 
34e059b105SDaniel Axtens #ifdef CONFIG_PCI_MSI
35e059b105SDaniel Axtens 	int		(*setup_msi_irqs)(struct pci_dev *dev,
36e059b105SDaniel Axtens 					  int nvec, int type);
37e059b105SDaniel Axtens 	void		(*teardown_msi_irqs)(struct pci_dev *dev);
38e059b105SDaniel Axtens #endif
39*3405c257SDaniel Axtens 
40*3405c257SDaniel Axtens 	int             (*dma_set_mask)(struct pci_dev *dev, u64 dma_mask);
41e02def5bSDaniel Axtens };
42e02def5bSDaniel Axtens 
43e02def5bSDaniel Axtens /*
44b8b572e1SStephen Rothwell  * Structure of a PCI controller (host bridge)
45b8b572e1SStephen Rothwell  */
46b8b572e1SStephen Rothwell struct pci_controller {
47b8b572e1SStephen Rothwell 	struct pci_bus *bus;
48b8b572e1SStephen Rothwell 	char is_dynamic;
49b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
50b8b572e1SStephen Rothwell 	int node;
51b8b572e1SStephen Rothwell #endif
52b8b572e1SStephen Rothwell 	struct device_node *dn;
53b8b572e1SStephen Rothwell 	struct list_head list_node;
54b8b572e1SStephen Rothwell 	struct device *parent;
55b8b572e1SStephen Rothwell 
56b8b572e1SStephen Rothwell 	int first_busno;
57b8b572e1SStephen Rothwell 	int last_busno;
58b8b572e1SStephen Rothwell 	int self_busno;
59be8e60d8SYinghai Lu 	struct resource busn;
60b8b572e1SStephen Rothwell 
61b8b572e1SStephen Rothwell 	void __iomem *io_base_virt;
62b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
63b8b572e1SStephen Rothwell 	void *io_base_alloc;
64b8b572e1SStephen Rothwell #endif
65b8b572e1SStephen Rothwell 	resource_size_t io_base_phys;
66b8b572e1SStephen Rothwell 	resource_size_t pci_io_size;
67b8b572e1SStephen Rothwell 
68e9f82cb7SBenjamin Herrenschmidt 	/* Some machines have a special region to forward the ISA
69e9f82cb7SBenjamin Herrenschmidt 	 * "memory" cycles such as VGA memory regions. Left to 0
70e9f82cb7SBenjamin Herrenschmidt 	 * if unsupported
71e9f82cb7SBenjamin Herrenschmidt 	 */
72e9f82cb7SBenjamin Herrenschmidt 	resource_size_t	isa_mem_phys;
73e9f82cb7SBenjamin Herrenschmidt 	resource_size_t	isa_mem_size;
74e9f82cb7SBenjamin Herrenschmidt 
75e02def5bSDaniel Axtens 	struct pci_controller_ops controller_ops;
76b8b572e1SStephen Rothwell 	struct pci_ops *ops;
77b8b572e1SStephen Rothwell 	unsigned int __iomem *cfg_addr;
78b8b572e1SStephen Rothwell 	void __iomem *cfg_data;
79b8b572e1SStephen Rothwell 
80b8b572e1SStephen Rothwell 	/*
81b8b572e1SStephen Rothwell 	 * Used for variants of PCI indirect handling and possible quirks:
82b8b572e1SStephen Rothwell 	 *  SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
83b8b572e1SStephen Rothwell 	 *  EXT_REG - provides access to PCI-e extended registers
8425985edcSLucas De Marchi 	 *  SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
85b8b572e1SStephen Rothwell 	 *   on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
86b8b572e1SStephen Rothwell 	 *   to determine which bus number to match on when generating type0
87b8b572e1SStephen Rothwell 	 *   config cycles
88b8b572e1SStephen Rothwell 	 *  NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
89b8b572e1SStephen Rothwell 	 *   hanging if we don't have link and try to do config cycles to
90b8b572e1SStephen Rothwell 	 *   anything but the PHB.  Only allow talking to the PHB if this is
91b8b572e1SStephen Rothwell 	 *   set.
92b8b572e1SStephen Rothwell 	 *  BIG_ENDIAN - cfg_addr is a big endian register
93b8b572e1SStephen Rothwell 	 *  BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
94b8b572e1SStephen Rothwell 	 *   the PLB4.  Effectively disable MRM commands by setting this.
9534642bbbSKumar Gala 	 *  FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
9634642bbbSKumar Gala 	 *   link status is in a RC PCIe cfg register (vs being a SoC register)
97b8b572e1SStephen Rothwell 	 */
98b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE		0x00000001
99b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG		0x00000002
100b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS	0x00000004
101b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK		0x00000008
102b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN		0x00000010
103b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM		0x00000020
10434642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK	0x00000040
105b8b572e1SStephen Rothwell 	u32 indirect_type;
106b8b572e1SStephen Rothwell 	/* Currently, we limit ourselves to 1 IO range and 3 mem
107b8b572e1SStephen Rothwell 	 * ranges since the common pci_bus structure can't handle more
108b8b572e1SStephen Rothwell 	 */
109b8b572e1SStephen Rothwell 	struct resource	io_resource;
110b8b572e1SStephen Rothwell 	struct resource mem_resources[3];
1113fd47f06SBenjamin Herrenschmidt 	resource_size_t mem_offset[3];
112b8b572e1SStephen Rothwell 	int global_number;		/* PCI domain number */
11389d93347SBecky Bruce 
11489d93347SBecky Bruce 	resource_size_t dma_window_base_cur;
11589d93347SBecky Bruce 	resource_size_t dma_window_size;
11689d93347SBecky Bruce 
117b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
118b8b572e1SStephen Rothwell 	unsigned long buid;
119cca87d30SGavin Shan 	struct pci_dn *pci_data;
12034642bbbSKumar Gala #endif	/* CONFIG_PPC64 */
121b8b572e1SStephen Rothwell 
122b8b572e1SStephen Rothwell 	void *private_data;
123b8b572e1SStephen Rothwell };
124b8b572e1SStephen Rothwell 
125b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing
126b8b572e1SStephen Rothwell    has been done. */
127b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus,
128b8b572e1SStephen Rothwell 			int dev_fn, int where, u8 *val);
129b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus,
130b8b572e1SStephen Rothwell 			int dev_fn, int where, u16 *val);
131b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus,
132b8b572e1SStephen Rothwell 			int dev_fn, int where, u32 *val);
133b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus,
134b8b572e1SStephen Rothwell 			int dev_fn, int where, u8 val);
135b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus,
136b8b572e1SStephen Rothwell 			int dev_fn, int where, u16 val);
137b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus,
138b8b572e1SStephen Rothwell 			int dev_fn, int where, u32 val);
139b8b572e1SStephen Rothwell 
140b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus,
141b8b572e1SStephen Rothwell 				 int dev_fn, int cap);
142b8b572e1SStephen Rothwell 
143b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose,
144b8b572e1SStephen Rothwell 			       resource_size_t cfg_addr,
145b8b572e1SStephen Rothwell 			       resource_size_t cfg_data, u32 flags);
14689c2dd62SKumar Gala 
14750d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
14850d8f87dSRojhalat Ibrahim 				int offset, int len, u32 *val);
14950d8f87dSRojhalat Ibrahim 
1506d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose,
1516d5f6a0eSKim Phillips 				  unsigned char bus_number, unsigned int devfn,
1526d5f6a0eSKim Phillips 				  int offset, int len, u32 *val);
1536d5f6a0eSKim Phillips 
15450d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
15550d8f87dSRojhalat Ibrahim 				 int offset, int len, u32 val);
15650d8f87dSRojhalat Ibrahim 
15789c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
15889c2dd62SKumar Gala {
15989c2dd62SKumar Gala 	return bus->sysdata;
16089c2dd62SKumar Gala }
16189c2dd62SKumar Gala 
16298d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64
16398d9f30cSBenjamin Herrenschmidt 
16498d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node,
16598d9f30cSBenjamin Herrenschmidt 				   u8 *bus, u8 *devfn);
16698d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void);
16798d9f30cSBenjamin Herrenschmidt 
16889c2dd62SKumar Gala static inline int isa_vaddr_is_ioport(void __iomem *address)
16989c2dd62SKumar Gala {
17089c2dd62SKumar Gala 	/* No specific ISA handling on ppc32 at this stage, it
17189c2dd62SKumar Gala 	 * all goes through PCI
17289c2dd62SKumar Gala 	 */
17389c2dd62SKumar Gala 	return 0;
17489c2dd62SKumar Gala }
17589c2dd62SKumar Gala 
176b8b572e1SStephen Rothwell #else	/* CONFIG_PPC64 */
177b8b572e1SStephen Rothwell 
178b8b572e1SStephen Rothwell /*
179b8b572e1SStephen Rothwell  * PCI stuff, for nodes representing PCI devices, pointed to
180b8b572e1SStephen Rothwell  * by device_node->data.
181b8b572e1SStephen Rothwell  */
182b8b572e1SStephen Rothwell struct iommu_table;
183b8b572e1SStephen Rothwell 
184b8b572e1SStephen Rothwell struct pci_dn {
185cca87d30SGavin Shan 	int     flags;
186a8b2f828SGavin Shan #define PCI_DN_FLAG_IOV_VF	0x01
187cca87d30SGavin Shan 
188b8b572e1SStephen Rothwell 	int	busno;			/* pci bus number */
189b8b572e1SStephen Rothwell 	int	devfn;			/* pci device and function number */
190c035ff1dSGavin Shan 	int	vendor_id;		/* Vendor ID */
191c035ff1dSGavin Shan 	int	device_id;		/* Device ID */
192c035ff1dSGavin Shan 	int	class_code;		/* Device class code */
193b8b572e1SStephen Rothwell 
194cca87d30SGavin Shan 	struct  pci_dn *parent;
195b8b572e1SStephen Rothwell 	struct  pci_controller *phb;	/* for pci devices */
196b8b572e1SStephen Rothwell 	struct	iommu_table *iommu_table;	/* for phb's or bridges */
197b8b572e1SStephen Rothwell 	struct	device_node *node;	/* back-pointer to the device_node */
198b8b572e1SStephen Rothwell 
199b8b572e1SStephen Rothwell 	int	pci_ext_config_space;	/* for pci devices */
200b8b572e1SStephen Rothwell 
201184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH
2022a0352faSGavin Shan 	struct eeh_dev *edev;		/* eeh device */
203b8b572e1SStephen Rothwell #endif
204184cd4a3SBenjamin Herrenschmidt #define IODA_INVALID_PE		(-1)
205184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV
206184cd4a3SBenjamin Herrenschmidt 	int	pe_number;
2076e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
2086e628c7dSWei Yang 	u16     vfs_expanded;		/* number of VFs IOV BAR expanded */
209781a868fSWei Yang 	u16     num_vfs;		/* number of VFs enabled*/
210781a868fSWei Yang 	int     offset;			/* PE# for the first VF PE */
2115b88ec22SWei Yang #define M64_PER_IOV 4
2125b88ec22SWei Yang 	int     m64_per_iov;
213781a868fSWei Yang #define IODA_INVALID_M64        (-1)
21402639b0eSWei Yang 	int     m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV];
2156e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
216184cd4a3SBenjamin Herrenschmidt #endif
217cca87d30SGavin Shan 	struct list_head child_list;
218cca87d30SGavin Shan 	struct list_head list;
219b8b572e1SStephen Rothwell };
220b8b572e1SStephen Rothwell 
221b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */
222b8b572e1SStephen Rothwell #define PCI_DN(dn)	((struct pci_dn *) (dn)->data)
223b8b572e1SStephen Rothwell 
224cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
225cca87d30SGavin Shan 					   int devfn);
226b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
227a8b2f828SGavin Shan extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
228a8b2f828SGavin Shan extern void remove_dev_pci_data(struct pci_dev *pdev);
2292eb4afb6SKumar Gala extern void *update_dn_pci_info(struct device_node *dn, void *data);
230b8b572e1SStephen Rothwell 
231b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np,
232b8b572e1SStephen Rothwell 					  u8 *bus, u8 *devfn)
233b8b572e1SStephen Rothwell {
234b8b572e1SStephen Rothwell 	if (!PCI_DN(np))
235b8b572e1SStephen Rothwell 		return -ENODEV;
236b8b572e1SStephen Rothwell 	*bus = PCI_DN(np)->busno;
237b8b572e1SStephen Rothwell 	*devfn = PCI_DN(np)->devfn;
238b8b572e1SStephen Rothwell 	return 0;
239b8b572e1SStephen Rothwell }
240b8b572e1SStephen Rothwell 
2412a0352faSGavin Shan #if defined(CONFIG_EEH)
242e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
243e8e9b34cSGavin Shan {
244e8e9b34cSGavin Shan 	return pdn ? pdn->edev : NULL;
245e8e9b34cSGavin Shan }
246f8f7d63fSGavin Shan #else
247e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x)	(NULL)
2482a0352faSGavin Shan #endif
2492a0352faSGavin Shan 
250b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */
251b8b572e1SStephen Rothwell extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
252b8b572e1SStephen Rothwell 
253b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */
254b8b572e1SStephen Rothwell extern void pcibios_remove_pci_devices(struct pci_bus *bus);
255b8b572e1SStephen Rothwell 
256b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */
257b8b572e1SStephen Rothwell extern void pcibios_add_pci_devices(struct pci_bus *bus);
258b8b572e1SStephen Rothwell 
259b8b572e1SStephen Rothwell 
260b8b572e1SStephen Rothwell extern void isa_bridge_find_early(struct pci_controller *hose);
261b8b572e1SStephen Rothwell 
262b8b572e1SStephen Rothwell static inline int isa_vaddr_is_ioport(void __iomem *address)
263b8b572e1SStephen Rothwell {
264b8b572e1SStephen Rothwell 	/* Check if address hits the reserved legacy IO range */
265b8b572e1SStephen Rothwell 	unsigned long ea = (unsigned long)address;
266b8b572e1SStephen Rothwell 	return ea >= ISA_IO_BASE && ea < ISA_IO_END;
267b8b572e1SStephen Rothwell }
268b8b572e1SStephen Rothwell 
269b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus);
270b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus);
271b8b572e1SStephen Rothwell 
272b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA
273b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE)		((PHB)->node = (NODE))
274b8b572e1SStephen Rothwell #else
275b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE)		((PHB)->node = -1)
276b8b572e1SStephen Rothwell #endif
277b8b572e1SStephen Rothwell 
278b8b572e1SStephen Rothwell #endif	/* CONFIG_PPC64 */
279b8b572e1SStephen Rothwell 
280b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */
281b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device(
282b8b572e1SStephen Rothwell 			struct device_node* node);
283b8b572e1SStephen Rothwell 
284b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */
285b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
286b8b572e1SStephen Rothwell 			struct device_node *dev, int primary);
287b8b572e1SStephen Rothwell 
288b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */
289b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
290b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb);
291b8b572e1SStephen Rothwell 
292b8b572e1SStephen Rothwell #ifdef CONFIG_PCI
293b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address);
294b8b572e1SStephen Rothwell #else
295b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address)
296b8b572e1SStephen Rothwell {
297b8b572e1SStephen Rothwell 	return 0;
298b8b572e1SStephen Rothwell }
299b8b572e1SStephen Rothwell #endif	/* CONFIG_PCI */
300b8b572e1SStephen Rothwell 
301b8b572e1SStephen Rothwell #endif	/* __KERNEL__ */
302b8b572e1SStephen Rothwell #endif	/* _ASM_POWERPC_PCI_BRIDGE_H */
303