1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H 2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H 3b8b572e1SStephen Rothwell #ifdef __KERNEL__ 4b8b572e1SStephen Rothwell /* 5b8b572e1SStephen Rothwell * This program is free software; you can redistribute it and/or 6b8b572e1SStephen Rothwell * modify it under the terms of the GNU General Public License 7b8b572e1SStephen Rothwell * as published by the Free Software Foundation; either version 8b8b572e1SStephen Rothwell * 2 of the License, or (at your option) any later version. 9b8b572e1SStephen Rothwell */ 10b8b572e1SStephen Rothwell #include <linux/pci.h> 11b8b572e1SStephen Rothwell #include <linux/list.h> 12b8b572e1SStephen Rothwell #include <linux/ioport.h> 13f4ffd5e5SRob Herring #include <asm-generic/pci-bridge.h> 14b8b572e1SStephen Rothwell 15b8b572e1SStephen Rothwell struct device_node; 16b8b572e1SStephen Rothwell 17b8b572e1SStephen Rothwell /* 18e02def5bSDaniel Axtens * PCI controller operations 19e02def5bSDaniel Axtens */ 20e02def5bSDaniel Axtens struct pci_controller_ops { 21e02def5bSDaniel Axtens void (*dma_dev_setup)(struct pci_dev *dev); 22b122c954SDaniel Axtens void (*dma_bus_setup)(struct pci_bus *bus); 23ff9df8c8SDaniel Axtens 24ff9df8c8SDaniel Axtens int (*probe_mode)(struct pci_bus *); 25b31e79f8SDaniel Axtens 26b31e79f8SDaniel Axtens /* Called when pci_enable_device() is called. Returns true to 27b31e79f8SDaniel Axtens * allow assignment/enabling of the device. */ 28b31e79f8SDaniel Axtens bool (*enable_device_hook)(struct pci_dev *); 29542070baSDaniel Axtens 30*10e79630SMichael Neuling void (*release_device)(struct pci_dev *); 31*10e79630SMichael Neuling 32542070baSDaniel Axtens /* Called during PCI resource reassignment */ 33542070baSDaniel Axtens resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type); 34cd16c7baSDaniel Axtens void (*reset_secondary_bus)(struct pci_dev *dev); 35e059b105SDaniel Axtens 36e059b105SDaniel Axtens #ifdef CONFIG_PCI_MSI 37e059b105SDaniel Axtens int (*setup_msi_irqs)(struct pci_dev *dev, 38e059b105SDaniel Axtens int nvec, int type); 39e059b105SDaniel Axtens void (*teardown_msi_irqs)(struct pci_dev *dev); 40e059b105SDaniel Axtens #endif 413405c257SDaniel Axtens 423405c257SDaniel Axtens int (*dma_set_mask)(struct pci_dev *dev, u64 dma_mask); 43e02def5bSDaniel Axtens }; 44e02def5bSDaniel Axtens 45e02def5bSDaniel Axtens /* 46b8b572e1SStephen Rothwell * Structure of a PCI controller (host bridge) 47b8b572e1SStephen Rothwell */ 48b8b572e1SStephen Rothwell struct pci_controller { 49b8b572e1SStephen Rothwell struct pci_bus *bus; 50b8b572e1SStephen Rothwell char is_dynamic; 51b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 52b8b572e1SStephen Rothwell int node; 53b8b572e1SStephen Rothwell #endif 54b8b572e1SStephen Rothwell struct device_node *dn; 55b8b572e1SStephen Rothwell struct list_head list_node; 56b8b572e1SStephen Rothwell struct device *parent; 57b8b572e1SStephen Rothwell 58b8b572e1SStephen Rothwell int first_busno; 59b8b572e1SStephen Rothwell int last_busno; 60b8b572e1SStephen Rothwell int self_busno; 61be8e60d8SYinghai Lu struct resource busn; 62b8b572e1SStephen Rothwell 63b8b572e1SStephen Rothwell void __iomem *io_base_virt; 64b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 65b8b572e1SStephen Rothwell void *io_base_alloc; 66b8b572e1SStephen Rothwell #endif 67b8b572e1SStephen Rothwell resource_size_t io_base_phys; 68b8b572e1SStephen Rothwell resource_size_t pci_io_size; 69b8b572e1SStephen Rothwell 70e9f82cb7SBenjamin Herrenschmidt /* Some machines have a special region to forward the ISA 71e9f82cb7SBenjamin Herrenschmidt * "memory" cycles such as VGA memory regions. Left to 0 72e9f82cb7SBenjamin Herrenschmidt * if unsupported 73e9f82cb7SBenjamin Herrenschmidt */ 74e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_phys; 75e9f82cb7SBenjamin Herrenschmidt resource_size_t isa_mem_size; 76e9f82cb7SBenjamin Herrenschmidt 77e02def5bSDaniel Axtens struct pci_controller_ops controller_ops; 78b8b572e1SStephen Rothwell struct pci_ops *ops; 79b8b572e1SStephen Rothwell unsigned int __iomem *cfg_addr; 80b8b572e1SStephen Rothwell void __iomem *cfg_data; 81b8b572e1SStephen Rothwell 82b8b572e1SStephen Rothwell /* 83b8b572e1SStephen Rothwell * Used for variants of PCI indirect handling and possible quirks: 84b8b572e1SStephen Rothwell * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1 85b8b572e1SStephen Rothwell * EXT_REG - provides access to PCI-e extended registers 8625985edcSLucas De Marchi * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS 87b8b572e1SStephen Rothwell * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS 88b8b572e1SStephen Rothwell * to determine which bus number to match on when generating type0 89b8b572e1SStephen Rothwell * config cycles 90b8b572e1SStephen Rothwell * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with 91b8b572e1SStephen Rothwell * hanging if we don't have link and try to do config cycles to 92b8b572e1SStephen Rothwell * anything but the PHB. Only allow talking to the PHB if this is 93b8b572e1SStephen Rothwell * set. 94b8b572e1SStephen Rothwell * BIG_ENDIAN - cfg_addr is a big endian register 95b8b572e1SStephen Rothwell * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on 96b8b572e1SStephen Rothwell * the PLB4. Effectively disable MRM commands by setting this. 9734642bbbSKumar Gala * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe 9834642bbbSKumar Gala * link status is in a RC PCIe cfg register (vs being a SoC register) 99b8b572e1SStephen Rothwell */ 100b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001 101b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002 102b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004 103b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008 104b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010 105b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020 10634642bbbSKumar Gala #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040 107b8b572e1SStephen Rothwell u32 indirect_type; 108b8b572e1SStephen Rothwell /* Currently, we limit ourselves to 1 IO range and 3 mem 109b8b572e1SStephen Rothwell * ranges since the common pci_bus structure can't handle more 110b8b572e1SStephen Rothwell */ 111b8b572e1SStephen Rothwell struct resource io_resource; 112b8b572e1SStephen Rothwell struct resource mem_resources[3]; 1133fd47f06SBenjamin Herrenschmidt resource_size_t mem_offset[3]; 114b8b572e1SStephen Rothwell int global_number; /* PCI domain number */ 11589d93347SBecky Bruce 11689d93347SBecky Bruce resource_size_t dma_window_base_cur; 11789d93347SBecky Bruce resource_size_t dma_window_size; 11889d93347SBecky Bruce 119b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 120b8b572e1SStephen Rothwell unsigned long buid; 121cca87d30SGavin Shan struct pci_dn *pci_data; 12234642bbbSKumar Gala #endif /* CONFIG_PPC64 */ 123b8b572e1SStephen Rothwell 124b8b572e1SStephen Rothwell void *private_data; 125b8b572e1SStephen Rothwell }; 126b8b572e1SStephen Rothwell 127b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing 128b8b572e1SStephen Rothwell has been done. */ 129b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus, 130b8b572e1SStephen Rothwell int dev_fn, int where, u8 *val); 131b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus, 132b8b572e1SStephen Rothwell int dev_fn, int where, u16 *val); 133b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus, 134b8b572e1SStephen Rothwell int dev_fn, int where, u32 *val); 135b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus, 136b8b572e1SStephen Rothwell int dev_fn, int where, u8 val); 137b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus, 138b8b572e1SStephen Rothwell int dev_fn, int where, u16 val); 139b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus, 140b8b572e1SStephen Rothwell int dev_fn, int where, u32 val); 141b8b572e1SStephen Rothwell 142b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus, 143b8b572e1SStephen Rothwell int dev_fn, int cap); 144b8b572e1SStephen Rothwell 145b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose, 146b8b572e1SStephen Rothwell resource_size_t cfg_addr, 147b8b572e1SStephen Rothwell resource_size_t cfg_data, u32 flags); 14889c2dd62SKumar Gala 14950d8f87dSRojhalat Ibrahim extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn, 15050d8f87dSRojhalat Ibrahim int offset, int len, u32 *val); 15150d8f87dSRojhalat Ibrahim 1526d5f6a0eSKim Phillips extern int __indirect_read_config(struct pci_controller *hose, 1536d5f6a0eSKim Phillips unsigned char bus_number, unsigned int devfn, 1546d5f6a0eSKim Phillips int offset, int len, u32 *val); 1556d5f6a0eSKim Phillips 15650d8f87dSRojhalat Ibrahim extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn, 15750d8f87dSRojhalat Ibrahim int offset, int len, u32 val); 15850d8f87dSRojhalat Ibrahim 15989c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus) 16089c2dd62SKumar Gala { 16189c2dd62SKumar Gala return bus->sysdata; 16289c2dd62SKumar Gala } 16389c2dd62SKumar Gala 16498d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64 16598d9f30cSBenjamin Herrenschmidt 16698d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node, 16798d9f30cSBenjamin Herrenschmidt u8 *bus, u8 *devfn); 16898d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void); 16998d9f30cSBenjamin Herrenschmidt 17089c2dd62SKumar Gala static inline int isa_vaddr_is_ioport(void __iomem *address) 17189c2dd62SKumar Gala { 17289c2dd62SKumar Gala /* No specific ISA handling on ppc32 at this stage, it 17389c2dd62SKumar Gala * all goes through PCI 17489c2dd62SKumar Gala */ 17589c2dd62SKumar Gala return 0; 17689c2dd62SKumar Gala } 17789c2dd62SKumar Gala 178b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */ 179b8b572e1SStephen Rothwell 180b8b572e1SStephen Rothwell /* 181b8b572e1SStephen Rothwell * PCI stuff, for nodes representing PCI devices, pointed to 182b8b572e1SStephen Rothwell * by device_node->data. 183b8b572e1SStephen Rothwell */ 184b8b572e1SStephen Rothwell struct iommu_table; 185b8b572e1SStephen Rothwell 186b8b572e1SStephen Rothwell struct pci_dn { 187cca87d30SGavin Shan int flags; 188a8b2f828SGavin Shan #define PCI_DN_FLAG_IOV_VF 0x01 189cca87d30SGavin Shan 190b8b572e1SStephen Rothwell int busno; /* pci bus number */ 191b8b572e1SStephen Rothwell int devfn; /* pci device and function number */ 192c035ff1dSGavin Shan int vendor_id; /* Vendor ID */ 193c035ff1dSGavin Shan int device_id; /* Device ID */ 194c035ff1dSGavin Shan int class_code; /* Device class code */ 195b8b572e1SStephen Rothwell 196cca87d30SGavin Shan struct pci_dn *parent; 197b8b572e1SStephen Rothwell struct pci_controller *phb; /* for pci devices */ 198b8b572e1SStephen Rothwell struct iommu_table *iommu_table; /* for phb's or bridges */ 199b8b572e1SStephen Rothwell struct device_node *node; /* back-pointer to the device_node */ 200b8b572e1SStephen Rothwell 201b8b572e1SStephen Rothwell int pci_ext_config_space; /* for pci devices */ 202b8b572e1SStephen Rothwell 203184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH 2042a0352faSGavin Shan struct eeh_dev *edev; /* eeh device */ 205b8b572e1SStephen Rothwell #endif 206184cd4a3SBenjamin Herrenschmidt #define IODA_INVALID_PE (-1) 207184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV 208184cd4a3SBenjamin Herrenschmidt int pe_number; 2096e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 2106e628c7dSWei Yang u16 vfs_expanded; /* number of VFs IOV BAR expanded */ 211781a868fSWei Yang u16 num_vfs; /* number of VFs enabled*/ 212781a868fSWei Yang int offset; /* PE# for the first VF PE */ 2135b88ec22SWei Yang #define M64_PER_IOV 4 2145b88ec22SWei Yang int m64_per_iov; 215781a868fSWei Yang #define IODA_INVALID_M64 (-1) 21602639b0eSWei Yang int m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV]; 2176e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 218184cd4a3SBenjamin Herrenschmidt #endif 219cca87d30SGavin Shan struct list_head child_list; 220cca87d30SGavin Shan struct list_head list; 221b8b572e1SStephen Rothwell }; 222b8b572e1SStephen Rothwell 223b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */ 224b8b572e1SStephen Rothwell #define PCI_DN(dn) ((struct pci_dn *) (dn)->data) 225b8b572e1SStephen Rothwell 226cca87d30SGavin Shan extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus, 227cca87d30SGavin Shan int devfn); 228b72c1f65SBenjamin Herrenschmidt extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev); 229a8b2f828SGavin Shan extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev); 230a8b2f828SGavin Shan extern void remove_dev_pci_data(struct pci_dev *pdev); 2312eb4afb6SKumar Gala extern void *update_dn_pci_info(struct device_node *dn, void *data); 232b8b572e1SStephen Rothwell 233b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np, 234b8b572e1SStephen Rothwell u8 *bus, u8 *devfn) 235b8b572e1SStephen Rothwell { 236b8b572e1SStephen Rothwell if (!PCI_DN(np)) 237b8b572e1SStephen Rothwell return -ENODEV; 238b8b572e1SStephen Rothwell *bus = PCI_DN(np)->busno; 239b8b572e1SStephen Rothwell *devfn = PCI_DN(np)->devfn; 240b8b572e1SStephen Rothwell return 0; 241b8b572e1SStephen Rothwell } 242b8b572e1SStephen Rothwell 2432a0352faSGavin Shan #if defined(CONFIG_EEH) 244e8e9b34cSGavin Shan static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn) 245e8e9b34cSGavin Shan { 246e8e9b34cSGavin Shan return pdn ? pdn->edev : NULL; 247e8e9b34cSGavin Shan } 248f8f7d63fSGavin Shan #else 249e8e9b34cSGavin Shan #define pdn_to_eeh_dev(x) (NULL) 2502a0352faSGavin Shan #endif 2512a0352faSGavin Shan 252b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */ 253b8b572e1SStephen Rothwell extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn); 254b8b572e1SStephen Rothwell 255b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */ 256b8b572e1SStephen Rothwell extern void pcibios_remove_pci_devices(struct pci_bus *bus); 257b8b572e1SStephen Rothwell 258b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */ 259b8b572e1SStephen Rothwell extern void pcibios_add_pci_devices(struct pci_bus *bus); 260b8b572e1SStephen Rothwell 261b8b572e1SStephen Rothwell 262b8b572e1SStephen Rothwell extern void isa_bridge_find_early(struct pci_controller *hose); 263b8b572e1SStephen Rothwell 264b8b572e1SStephen Rothwell static inline int isa_vaddr_is_ioport(void __iomem *address) 265b8b572e1SStephen Rothwell { 266b8b572e1SStephen Rothwell /* Check if address hits the reserved legacy IO range */ 267b8b572e1SStephen Rothwell unsigned long ea = (unsigned long)address; 268b8b572e1SStephen Rothwell return ea >= ISA_IO_BASE && ea < ISA_IO_END; 269b8b572e1SStephen Rothwell } 270b8b572e1SStephen Rothwell 271b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus); 272b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus); 273b8b572e1SStephen Rothwell 274b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA 275b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE)) 276b8b572e1SStephen Rothwell #else 277b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1) 278b8b572e1SStephen Rothwell #endif 279b8b572e1SStephen Rothwell 280b8b572e1SStephen Rothwell #endif /* CONFIG_PPC64 */ 281b8b572e1SStephen Rothwell 282b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */ 283b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device( 284b8b572e1SStephen Rothwell struct device_node* node); 285b8b572e1SStephen Rothwell 286b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */ 287b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose, 288b8b572e1SStephen Rothwell struct device_node *dev, int primary); 289b8b572e1SStephen Rothwell 290b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */ 291b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev); 292b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb); 293b8b572e1SStephen Rothwell 294b8b572e1SStephen Rothwell #ifdef CONFIG_PCI 295b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address); 296b8b572e1SStephen Rothwell #else 297b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address) 298b8b572e1SStephen Rothwell { 299b8b572e1SStephen Rothwell return 0; 300b8b572e1SStephen Rothwell } 301b8b572e1SStephen Rothwell #endif /* CONFIG_PCI */ 302b8b572e1SStephen Rothwell 303b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 304b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PCI_BRIDGE_H */ 305