1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
217ed9e31SAneesh Kumar K.V #ifndef _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H
317ed9e31SAneesh Kumar K.V #define _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H
49849a569SKirill A. Shutemov
52fb47060SMike Rapoport #include <asm-generic/pgtable-nop4d.h>
69849a569SKirill A. Shutemov
717ed9e31SAneesh Kumar K.V /*
817ed9e31SAneesh Kumar K.V * Entries per page directory level. The PTE level must use a 64b record
917ed9e31SAneesh Kumar K.V * for each page table entry. The PMD and PGD level use a 32b record for
1017ed9e31SAneesh Kumar K.V * each entry by assuming that each entry is page aligned.
1117ed9e31SAneesh Kumar K.V */
1217ed9e31SAneesh Kumar K.V #define PTE_INDEX_SIZE 9
1317ed9e31SAneesh Kumar K.V #define PMD_INDEX_SIZE 7
1417ed9e31SAneesh Kumar K.V #define PUD_INDEX_SIZE 9
1517ed9e31SAneesh Kumar K.V #define PGD_INDEX_SIZE 9
1617ed9e31SAneesh Kumar K.V
1717ed9e31SAneesh Kumar K.V #ifndef __ASSEMBLY__
1817ed9e31SAneesh Kumar K.V #define PTE_TABLE_SIZE (sizeof(pte_t) << PTE_INDEX_SIZE)
1917ed9e31SAneesh Kumar K.V #define PMD_TABLE_SIZE (sizeof(pmd_t) << PMD_INDEX_SIZE)
2017ed9e31SAneesh Kumar K.V #define PUD_TABLE_SIZE (sizeof(pud_t) << PUD_INDEX_SIZE)
2117ed9e31SAneesh Kumar K.V #define PGD_TABLE_SIZE (sizeof(pgd_t) << PGD_INDEX_SIZE)
2217ed9e31SAneesh Kumar K.V #endif /* __ASSEMBLY__ */
2317ed9e31SAneesh Kumar K.V
2417ed9e31SAneesh Kumar K.V #define PTRS_PER_PTE (1 << PTE_INDEX_SIZE)
2517ed9e31SAneesh Kumar K.V #define PTRS_PER_PMD (1 << PMD_INDEX_SIZE)
2617ed9e31SAneesh Kumar K.V #define PTRS_PER_PUD (1 << PUD_INDEX_SIZE)
2717ed9e31SAneesh Kumar K.V #define PTRS_PER_PGD (1 << PGD_INDEX_SIZE)
2817ed9e31SAneesh Kumar K.V
2917ed9e31SAneesh Kumar K.V /* PMD_SHIFT determines what a second-level page table entry can map */
3017ed9e31SAneesh Kumar K.V #define PMD_SHIFT (PAGE_SHIFT + PTE_INDEX_SIZE)
3117ed9e31SAneesh Kumar K.V #define PMD_SIZE (1UL << PMD_SHIFT)
3217ed9e31SAneesh Kumar K.V #define PMD_MASK (~(PMD_SIZE-1))
3317ed9e31SAneesh Kumar K.V
3417ed9e31SAneesh Kumar K.V /* PUD_SHIFT determines what a third-level page table entry can map */
3517ed9e31SAneesh Kumar K.V #define PUD_SHIFT (PMD_SHIFT + PMD_INDEX_SIZE)
3617ed9e31SAneesh Kumar K.V #define PUD_SIZE (1UL << PUD_SHIFT)
3717ed9e31SAneesh Kumar K.V #define PUD_MASK (~(PUD_SIZE-1))
3817ed9e31SAneesh Kumar K.V
3917ed9e31SAneesh Kumar K.V /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
4017ed9e31SAneesh Kumar K.V #define PGDIR_SHIFT (PUD_SHIFT + PUD_INDEX_SIZE)
4117ed9e31SAneesh Kumar K.V #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
4217ed9e31SAneesh Kumar K.V #define PGDIR_MASK (~(PGDIR_SIZE-1))
4317ed9e31SAneesh Kumar K.V
4417ed9e31SAneesh Kumar K.V /* Bits to mask out from a PMD to get to the PTE page */
4517ed9e31SAneesh Kumar K.V #define PMD_MASKED_BITS 0
4617ed9e31SAneesh Kumar K.V /* Bits to mask out from a PUD to get to the PMD page */
4717ed9e31SAneesh Kumar K.V #define PUD_MASKED_BITS 0
482fb47060SMike Rapoport /* Bits to mask out from a P4D to get to the PUD page */
492fb47060SMike Rapoport #define P4D_MASKED_BITS 0
5017ed9e31SAneesh Kumar K.V
5117ed9e31SAneesh Kumar K.V
5217ed9e31SAneesh Kumar K.V /*
5317ed9e31SAneesh Kumar K.V * 4-level page tables related bits
5417ed9e31SAneesh Kumar K.V */
5517ed9e31SAneesh Kumar K.V
562fb47060SMike Rapoport #define p4d_none(p4d) (!p4d_val(p4d))
572fb47060SMike Rapoport #define p4d_bad(p4d) (p4d_val(p4d) == 0)
582fb47060SMike Rapoport #define p4d_present(p4d) (p4d_val(p4d) != 0)
5917ed9e31SAneesh Kumar K.V
6017ed9e31SAneesh Kumar K.V #ifndef __ASSEMBLY__
6117ed9e31SAneesh Kumar K.V
p4d_pgtable(p4d_t p4d)62*dc4875f0SAneesh Kumar K.V static inline pud_t *p4d_pgtable(p4d_t p4d)
63*dc4875f0SAneesh Kumar K.V {
64*dc4875f0SAneesh Kumar K.V return (pud_t *) (p4d_val(p4d) & ~P4D_MASKED_BITS);
65*dc4875f0SAneesh Kumar K.V }
66*dc4875f0SAneesh Kumar K.V
p4d_clear(p4d_t * p4dp)672fb47060SMike Rapoport static inline void p4d_clear(p4d_t *p4dp)
6817ed9e31SAneesh Kumar K.V {
692fb47060SMike Rapoport *p4dp = __p4d(0);
7017ed9e31SAneesh Kumar K.V }
7117ed9e31SAneesh Kumar K.V
p4d_pte(p4d_t p4d)722fb47060SMike Rapoport static inline pte_t p4d_pte(p4d_t p4d)
7317ed9e31SAneesh Kumar K.V {
742fb47060SMike Rapoport return __pte(p4d_val(p4d));
7517ed9e31SAneesh Kumar K.V }
7617ed9e31SAneesh Kumar K.V
pte_p4d(pte_t pte)772fb47060SMike Rapoport static inline p4d_t pte_p4d(pte_t pte)
7817ed9e31SAneesh Kumar K.V {
792fb47060SMike Rapoport return __p4d(pte_val(pte));
8017ed9e31SAneesh Kumar K.V }
812fb47060SMike Rapoport extern struct page *p4d_page(p4d_t p4d);
8217ed9e31SAneesh Kumar K.V
8317ed9e31SAneesh Kumar K.V #endif /* !__ASSEMBLY__ */
8417ed9e31SAneesh Kumar K.V
8517ed9e31SAneesh Kumar K.V #define pud_ERROR(e) \
8617ed9e31SAneesh Kumar K.V pr_err("%s:%d: bad pud %08lx.\n", __FILE__, __LINE__, pud_val(e))
8717ed9e31SAneesh Kumar K.V
8817ed9e31SAneesh Kumar K.V /*
8917ed9e31SAneesh Kumar K.V * On all 4K setups, remap_4k_pfn() equates to remap_pfn_range() */
9017ed9e31SAneesh Kumar K.V #define remap_4k_pfn(vma, addr, pfn, prot) \
9117ed9e31SAneesh Kumar K.V remap_pfn_range((vma), (addr), (pfn), PAGE_SIZE, (prot))
9217ed9e31SAneesh Kumar K.V
9317ed9e31SAneesh Kumar K.V #endif /* _ _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H */
94