xref: /openbmc/linux/arch/powerpc/include/asm/mpic.h (revision e55d7f737d3daf4aaf41945c1829138c608662e9)
1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_MPIC_H
2b8b572e1SStephen Rothwell #define _ASM_POWERPC_MPIC_H
3b8b572e1SStephen Rothwell #ifdef __KERNEL__
4b8b572e1SStephen Rothwell 
5b8b572e1SStephen Rothwell #include <linux/irq.h>
6b8b572e1SStephen Rothwell #include <asm/dcr.h>
725235f71SMichael Ellerman #include <asm/msi_bitmap.h>
8b8b572e1SStephen Rothwell 
9b8b572e1SStephen Rothwell /*
10b8b572e1SStephen Rothwell  * Global registers
11b8b572e1SStephen Rothwell  */
12b8b572e1SStephen Rothwell 
13b8b572e1SStephen Rothwell #define MPIC_GREG_BASE			0x01000
14b8b572e1SStephen Rothwell 
15b8b572e1SStephen Rothwell #define MPIC_GREG_FEATURE_0		0x00000
16b8b572e1SStephen Rothwell #define		MPIC_GREG_FEATURE_LAST_SRC_MASK		0x07ff0000
17b8b572e1SStephen Rothwell #define		MPIC_GREG_FEATURE_LAST_SRC_SHIFT	16
18b8b572e1SStephen Rothwell #define		MPIC_GREG_FEATURE_LAST_CPU_MASK		0x00001f00
19b8b572e1SStephen Rothwell #define		MPIC_GREG_FEATURE_LAST_CPU_SHIFT	8
20b8b572e1SStephen Rothwell #define		MPIC_GREG_FEATURE_VERSION_MASK		0xff
21b8b572e1SStephen Rothwell #define MPIC_GREG_FEATURE_1		0x00010
22b8b572e1SStephen Rothwell #define MPIC_GREG_GLOBAL_CONF_0		0x00020
23b8b572e1SStephen Rothwell #define		MPIC_GREG_GCONF_RESET			0x80000000
24d91e4ea7SKumar Gala /* On the FSL mpic implementations the Mode field is expand to be
25d91e4ea7SKumar Gala  * 2 bits wide:
26d91e4ea7SKumar Gala  *	0b00 = pass through (interrupts routed to IRQ0)
27d91e4ea7SKumar Gala  *	0b01 = Mixed mode
28d91e4ea7SKumar Gala  *	0b10 = reserved
29d91e4ea7SKumar Gala  *	0b11 = External proxy / coreint
30d91e4ea7SKumar Gala  */
31d91e4ea7SKumar Gala #define		MPIC_GREG_GCONF_COREINT			0x60000000
32b8b572e1SStephen Rothwell #define		MPIC_GREG_GCONF_8259_PTHROU_DIS		0x20000000
33b8b572e1SStephen Rothwell #define		MPIC_GREG_GCONF_NO_BIAS			0x10000000
34b8b572e1SStephen Rothwell #define		MPIC_GREG_GCONF_BASE_MASK		0x000fffff
35b8b572e1SStephen Rothwell #define		MPIC_GREG_GCONF_MCK			0x08000000
36b8b572e1SStephen Rothwell #define MPIC_GREG_GLOBAL_CONF_1		0x00030
37b8b572e1SStephen Rothwell #define		MPIC_GREG_GLOBAL_CONF_1_SIE		0x08000000
38b8b572e1SStephen Rothwell #define		MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK	0x70000000
39b8b572e1SStephen Rothwell #define		MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(r)	\
40b8b572e1SStephen Rothwell 			(((r) << 28) & MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK)
41b8b572e1SStephen Rothwell #define MPIC_GREG_VENDOR_0		0x00040
42b8b572e1SStephen Rothwell #define MPIC_GREG_VENDOR_1		0x00050
43b8b572e1SStephen Rothwell #define MPIC_GREG_VENDOR_2		0x00060
44b8b572e1SStephen Rothwell #define MPIC_GREG_VENDOR_3		0x00070
45b8b572e1SStephen Rothwell #define MPIC_GREG_VENDOR_ID		0x00080
46b8b572e1SStephen Rothwell #define 	MPIC_GREG_VENDOR_ID_STEPPING_MASK	0x00ff0000
47b8b572e1SStephen Rothwell #define 	MPIC_GREG_VENDOR_ID_STEPPING_SHIFT	16
48b8b572e1SStephen Rothwell #define 	MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK	0x0000ff00
49b8b572e1SStephen Rothwell #define 	MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT	8
50b8b572e1SStephen Rothwell #define 	MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK	0x000000ff
51b8b572e1SStephen Rothwell #define MPIC_GREG_PROCESSOR_INIT	0x00090
52b8b572e1SStephen Rothwell #define MPIC_GREG_IPI_VECTOR_PRI_0	0x000a0
53b8b572e1SStephen Rothwell #define MPIC_GREG_IPI_VECTOR_PRI_1	0x000b0
54b8b572e1SStephen Rothwell #define MPIC_GREG_IPI_VECTOR_PRI_2	0x000c0
55b8b572e1SStephen Rothwell #define MPIC_GREG_IPI_VECTOR_PRI_3	0x000d0
56b8b572e1SStephen Rothwell #define MPIC_GREG_IPI_STRIDE		0x10
57b8b572e1SStephen Rothwell #define MPIC_GREG_SPURIOUS		0x000e0
58b8b572e1SStephen Rothwell #define MPIC_GREG_TIMER_FREQ		0x000f0
59b8b572e1SStephen Rothwell 
60b8b572e1SStephen Rothwell /*
61b8b572e1SStephen Rothwell  *
62b8b572e1SStephen Rothwell  * Timer registers
63b8b572e1SStephen Rothwell  */
64b8b572e1SStephen Rothwell #define MPIC_TIMER_BASE			0x01100
65b8b572e1SStephen Rothwell #define MPIC_TIMER_STRIDE		0x40
66b8b572e1SStephen Rothwell 
67b8b572e1SStephen Rothwell #define MPIC_TIMER_CURRENT_CNT		0x00000
68b8b572e1SStephen Rothwell #define MPIC_TIMER_BASE_CNT		0x00010
69b8b572e1SStephen Rothwell #define MPIC_TIMER_VECTOR_PRI		0x00020
70b8b572e1SStephen Rothwell #define MPIC_TIMER_DESTINATION		0x00030
71b8b572e1SStephen Rothwell 
72b8b572e1SStephen Rothwell /*
73b8b572e1SStephen Rothwell  * Per-Processor registers
74b8b572e1SStephen Rothwell  */
75b8b572e1SStephen Rothwell 
76b8b572e1SStephen Rothwell #define MPIC_CPU_THISBASE		0x00000
77b8b572e1SStephen Rothwell #define MPIC_CPU_BASE			0x20000
78b8b572e1SStephen Rothwell #define MPIC_CPU_STRIDE			0x01000
79b8b572e1SStephen Rothwell 
80b8b572e1SStephen Rothwell #define MPIC_CPU_IPI_DISPATCH_0		0x00040
81b8b572e1SStephen Rothwell #define MPIC_CPU_IPI_DISPATCH_1		0x00050
82b8b572e1SStephen Rothwell #define MPIC_CPU_IPI_DISPATCH_2		0x00060
83b8b572e1SStephen Rothwell #define MPIC_CPU_IPI_DISPATCH_3		0x00070
84b8b572e1SStephen Rothwell #define MPIC_CPU_IPI_DISPATCH_STRIDE	0x00010
85b8b572e1SStephen Rothwell #define MPIC_CPU_CURRENT_TASK_PRI	0x00080
86b8b572e1SStephen Rothwell #define 	MPIC_CPU_TASKPRI_MASK			0x0000000f
87b8b572e1SStephen Rothwell #define MPIC_CPU_WHOAMI			0x00090
88b8b572e1SStephen Rothwell #define 	MPIC_CPU_WHOAMI_MASK			0x0000001f
89b8b572e1SStephen Rothwell #define MPIC_CPU_INTACK			0x000a0
90b8b572e1SStephen Rothwell #define MPIC_CPU_EOI			0x000b0
91b8b572e1SStephen Rothwell #define MPIC_CPU_MCACK			0x000c0
92b8b572e1SStephen Rothwell 
93b8b572e1SStephen Rothwell /*
94b8b572e1SStephen Rothwell  * Per-source registers
95b8b572e1SStephen Rothwell  */
96b8b572e1SStephen Rothwell 
97b8b572e1SStephen Rothwell #define MPIC_IRQ_BASE			0x10000
98b8b572e1SStephen Rothwell #define MPIC_IRQ_STRIDE			0x00020
99b8b572e1SStephen Rothwell #define MPIC_IRQ_VECTOR_PRI		0x00000
100b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_MASK			0x80000000
101b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_ACTIVITY			0x40000000	/* Read Only */
102b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_PRIORITY_MASK		0x000f0000
103b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_PRIORITY_SHIFT		16
104b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_VECTOR_MASK			0x000007ff
105b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_POLARITY_POSITIVE		0x00800000
106b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_POLARITY_NEGATIVE		0x00000000
107b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_POLARITY_MASK		0x00800000
108b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_SENSE_LEVEL			0x00400000
109b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_SENSE_EDGE			0x00000000
110b8b572e1SStephen Rothwell #define 	MPIC_VECPRI_SENSE_MASK			0x00400000
111b8b572e1SStephen Rothwell #define MPIC_IRQ_DESTINATION		0x00010
112b8b572e1SStephen Rothwell 
113b8b572e1SStephen Rothwell #define MPIC_MAX_IRQ_SOURCES	2048
114b8b572e1SStephen Rothwell #define MPIC_MAX_CPUS		32
115b8b572e1SStephen Rothwell #define MPIC_MAX_ISU		32
116b8b572e1SStephen Rothwell 
117b8b572e1SStephen Rothwell /*
118b8b572e1SStephen Rothwell  * Tsi108 implementation of MPIC has many differences from the original one
119b8b572e1SStephen Rothwell  */
120b8b572e1SStephen Rothwell 
121b8b572e1SStephen Rothwell /*
122b8b572e1SStephen Rothwell  * Global registers
123b8b572e1SStephen Rothwell  */
124b8b572e1SStephen Rothwell 
125b8b572e1SStephen Rothwell #define TSI108_GREG_BASE		0x00000
126b8b572e1SStephen Rothwell #define TSI108_GREG_FEATURE_0		0x00000
127b8b572e1SStephen Rothwell #define TSI108_GREG_GLOBAL_CONF_0	0x00004
128b8b572e1SStephen Rothwell #define TSI108_GREG_VENDOR_ID		0x0000c
129b8b572e1SStephen Rothwell #define TSI108_GREG_IPI_VECTOR_PRI_0	0x00204		/* Doorbell 0 */
130b8b572e1SStephen Rothwell #define TSI108_GREG_IPI_STRIDE		0x0c
131b8b572e1SStephen Rothwell #define TSI108_GREG_SPURIOUS		0x00010
132b8b572e1SStephen Rothwell #define TSI108_GREG_TIMER_FREQ		0x00014
133b8b572e1SStephen Rothwell 
134b8b572e1SStephen Rothwell /*
135b8b572e1SStephen Rothwell  * Timer registers
136b8b572e1SStephen Rothwell  */
137b8b572e1SStephen Rothwell #define TSI108_TIMER_BASE		0x0030
138b8b572e1SStephen Rothwell #define TSI108_TIMER_STRIDE		0x10
139b8b572e1SStephen Rothwell #define TSI108_TIMER_CURRENT_CNT	0x00000
140b8b572e1SStephen Rothwell #define TSI108_TIMER_BASE_CNT		0x00004
141b8b572e1SStephen Rothwell #define TSI108_TIMER_VECTOR_PRI		0x00008
142b8b572e1SStephen Rothwell #define TSI108_TIMER_DESTINATION	0x0000c
143b8b572e1SStephen Rothwell 
144b8b572e1SStephen Rothwell /*
145b8b572e1SStephen Rothwell  * Per-Processor registers
146b8b572e1SStephen Rothwell  */
147b8b572e1SStephen Rothwell #define TSI108_CPU_BASE			0x00300
148b8b572e1SStephen Rothwell #define TSI108_CPU_STRIDE		0x00040
149b8b572e1SStephen Rothwell #define TSI108_CPU_IPI_DISPATCH_0	0x00200
150b8b572e1SStephen Rothwell #define TSI108_CPU_IPI_DISPATCH_STRIDE	0x00000
151b8b572e1SStephen Rothwell #define TSI108_CPU_CURRENT_TASK_PRI	0x00000
152b8b572e1SStephen Rothwell #define TSI108_CPU_WHOAMI		0xffffffff
153b8b572e1SStephen Rothwell #define TSI108_CPU_INTACK		0x00004
154b8b572e1SStephen Rothwell #define TSI108_CPU_EOI			0x00008
155b8b572e1SStephen Rothwell #define TSI108_CPU_MCACK		0x00004 /* Doesn't really exist here */
156b8b572e1SStephen Rothwell 
157b8b572e1SStephen Rothwell /*
158b8b572e1SStephen Rothwell  * Per-source registers
159b8b572e1SStephen Rothwell  */
160b8b572e1SStephen Rothwell #define TSI108_IRQ_BASE			0x00100
161b8b572e1SStephen Rothwell #define TSI108_IRQ_STRIDE		0x00008
162b8b572e1SStephen Rothwell #define TSI108_IRQ_VECTOR_PRI		0x00000
163b8b572e1SStephen Rothwell #define TSI108_VECPRI_VECTOR_MASK	0x000000ff
164b8b572e1SStephen Rothwell #define TSI108_VECPRI_POLARITY_POSITIVE	0x01000000
165b8b572e1SStephen Rothwell #define TSI108_VECPRI_POLARITY_NEGATIVE	0x00000000
166b8b572e1SStephen Rothwell #define TSI108_VECPRI_SENSE_LEVEL	0x02000000
167b8b572e1SStephen Rothwell #define TSI108_VECPRI_SENSE_EDGE	0x00000000
168b8b572e1SStephen Rothwell #define TSI108_VECPRI_POLARITY_MASK	0x01000000
169b8b572e1SStephen Rothwell #define TSI108_VECPRI_SENSE_MASK	0x02000000
170b8b572e1SStephen Rothwell #define TSI108_IRQ_DESTINATION		0x00004
171b8b572e1SStephen Rothwell 
172b8b572e1SStephen Rothwell /* weird mpic register indices and mask bits in the HW info array */
173b8b572e1SStephen Rothwell enum {
174b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_BASE = 0,
175b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_FEATURE_0,
176b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_GLOBAL_CONF_0,
177b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_VENDOR_ID,
178b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
179b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_IPI_STRIDE,
180b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_SPURIOUS,
181b8b572e1SStephen Rothwell 	MPIC_IDX_GREG_TIMER_FREQ,
182b8b572e1SStephen Rothwell 
183b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_BASE,
184b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_STRIDE,
185b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_CURRENT_CNT,
186b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_BASE_CNT,
187b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_VECTOR_PRI,
188b8b572e1SStephen Rothwell 	MPIC_IDX_TIMER_DESTINATION,
189b8b572e1SStephen Rothwell 
190b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_BASE,
191b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_STRIDE,
192b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_IPI_DISPATCH_0,
193b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
194b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_CURRENT_TASK_PRI,
195b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_WHOAMI,
196b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_INTACK,
197b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_EOI,
198b8b572e1SStephen Rothwell 	MPIC_IDX_CPU_MCACK,
199b8b572e1SStephen Rothwell 
200b8b572e1SStephen Rothwell 	MPIC_IDX_IRQ_BASE,
201b8b572e1SStephen Rothwell 	MPIC_IDX_IRQ_STRIDE,
202b8b572e1SStephen Rothwell 	MPIC_IDX_IRQ_VECTOR_PRI,
203b8b572e1SStephen Rothwell 
204b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_VECTOR_MASK,
205b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_POLARITY_POSITIVE,
206b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
207b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_SENSE_LEVEL,
208b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_SENSE_EDGE,
209b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_POLARITY_MASK,
210b8b572e1SStephen Rothwell 	MPIC_IDX_VECPRI_SENSE_MASK,
211b8b572e1SStephen Rothwell 	MPIC_IDX_IRQ_DESTINATION,
212b8b572e1SStephen Rothwell 	MPIC_IDX_END
213b8b572e1SStephen Rothwell };
214b8b572e1SStephen Rothwell 
215b8b572e1SStephen Rothwell 
216b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_U3_HT_IRQS
217b8b572e1SStephen Rothwell /* Fixup table entry */
218b8b572e1SStephen Rothwell struct mpic_irq_fixup
219b8b572e1SStephen Rothwell {
220b8b572e1SStephen Rothwell 	u8 __iomem	*base;
221b8b572e1SStephen Rothwell 	u8 __iomem	*applebase;
222b8b572e1SStephen Rothwell 	u32		data;
223b8b572e1SStephen Rothwell 	unsigned int	index;
224b8b572e1SStephen Rothwell };
225b8b572e1SStephen Rothwell #endif /* CONFIG_MPIC_U3_HT_IRQS */
226b8b572e1SStephen Rothwell 
227b8b572e1SStephen Rothwell 
228b8b572e1SStephen Rothwell enum mpic_reg_type {
229b8b572e1SStephen Rothwell 	mpic_access_mmio_le,
230b8b572e1SStephen Rothwell 	mpic_access_mmio_be,
231b8b572e1SStephen Rothwell #ifdef CONFIG_PPC_DCR
232b8b572e1SStephen Rothwell 	mpic_access_dcr
233b8b572e1SStephen Rothwell #endif
234b8b572e1SStephen Rothwell };
235b8b572e1SStephen Rothwell 
236b8b572e1SStephen Rothwell struct mpic_reg_bank {
237b8b572e1SStephen Rothwell 	u32 __iomem	*base;
238b8b572e1SStephen Rothwell #ifdef CONFIG_PPC_DCR
239b8b572e1SStephen Rothwell 	dcr_host_t	dhost;
240b8b572e1SStephen Rothwell #endif /* CONFIG_PPC_DCR */
241b8b572e1SStephen Rothwell };
242b8b572e1SStephen Rothwell 
243b8b572e1SStephen Rothwell struct mpic_irq_save {
244b8b572e1SStephen Rothwell 	u32		vecprio,
245b8b572e1SStephen Rothwell 			dest;
246b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_U3_HT_IRQS
247b8b572e1SStephen Rothwell 	u32		fixup_data;
248b8b572e1SStephen Rothwell #endif
249b8b572e1SStephen Rothwell };
250b8b572e1SStephen Rothwell 
251b8b572e1SStephen Rothwell /* The instance data of a given MPIC */
252b8b572e1SStephen Rothwell struct mpic
253b8b572e1SStephen Rothwell {
254c51242e7SKyle Moffett 	/* The OpenFirmware dt node for this MPIC */
255c51242e7SKyle Moffett 	struct device_node *node;
256c51242e7SKyle Moffett 
257b8b572e1SStephen Rothwell 	/* The remapper for this MPIC */
258b8b572e1SStephen Rothwell 	struct irq_host		*irqhost;
259b8b572e1SStephen Rothwell 
260b8b572e1SStephen Rothwell 	/* The "linux" controller struct */
261b8b572e1SStephen Rothwell 	struct irq_chip		hc_irq;
262b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_U3_HT_IRQS
263b8b572e1SStephen Rothwell 	struct irq_chip		hc_ht_irq;
264b8b572e1SStephen Rothwell #endif
265b8b572e1SStephen Rothwell #ifdef CONFIG_SMP
266b8b572e1SStephen Rothwell 	struct irq_chip		hc_ipi;
267b8b572e1SStephen Rothwell #endif
268ea94187fSScott Wood 	struct irq_chip		hc_tm;
269b8b572e1SStephen Rothwell 	const char		*name;
270b8b572e1SStephen Rothwell 	/* Flags */
271b8b572e1SStephen Rothwell 	unsigned int		flags;
272b8b572e1SStephen Rothwell 	/* How many irq sources in a given ISU */
273b8b572e1SStephen Rothwell 	unsigned int		isu_size;
274b8b572e1SStephen Rothwell 	unsigned int		isu_shift;
275b8b572e1SStephen Rothwell 	unsigned int		isu_mask;
276b8b572e1SStephen Rothwell 	/* Number of sources */
277b8b572e1SStephen Rothwell 	unsigned int		num_sources;
278b8b572e1SStephen Rothwell 	/* default senses array */
279b8b572e1SStephen Rothwell 	unsigned char		*senses;
280b8b572e1SStephen Rothwell 	unsigned int		senses_count;
281b8b572e1SStephen Rothwell 
282b8b572e1SStephen Rothwell 	/* vector numbers used for internal sources (ipi/timers) */
283b8b572e1SStephen Rothwell 	unsigned int		ipi_vecs[4];
284ea94187fSScott Wood 	unsigned int		timer_vecs[8];
285b8b572e1SStephen Rothwell 
286b8b572e1SStephen Rothwell 	/* Spurious vector to program into unused sources */
287b8b572e1SStephen Rothwell 	unsigned int		spurious_vec;
288b8b572e1SStephen Rothwell 
289b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_U3_HT_IRQS
290b8b572e1SStephen Rothwell 	/* The fixup table */
291b8b572e1SStephen Rothwell 	struct mpic_irq_fixup	*fixups;
292203041adSThomas Gleixner 	raw_spinlock_t	fixup_lock;
293b8b572e1SStephen Rothwell #endif
294b8b572e1SStephen Rothwell 
295b8b572e1SStephen Rothwell 	/* Register access method */
296b8b572e1SStephen Rothwell 	enum mpic_reg_type	reg_type;
297b8b572e1SStephen Rothwell 
298e7a98675SKyle Moffett 	/* The physical base address of the MPIC */
299e7a98675SKyle Moffett 	phys_addr_t paddr;
300e7a98675SKyle Moffett 
301b8b572e1SStephen Rothwell 	/* The various ioremap'ed bases */
302b8b572e1SStephen Rothwell 	struct mpic_reg_bank	gregs;
303b8b572e1SStephen Rothwell 	struct mpic_reg_bank	tmregs;
304b8b572e1SStephen Rothwell 	struct mpic_reg_bank	cpuregs[MPIC_MAX_CPUS];
305b8b572e1SStephen Rothwell 	struct mpic_reg_bank	isus[MPIC_MAX_ISU];
306b8b572e1SStephen Rothwell 
307b8b572e1SStephen Rothwell 	/* Protected sources */
308b8b572e1SStephen Rothwell 	unsigned long		*protected;
309b8b572e1SStephen Rothwell 
310b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_WEIRD
311b8b572e1SStephen Rothwell 	/* Pointer to HW info array */
312b8b572e1SStephen Rothwell 	u32			*hw_set;
313b8b572e1SStephen Rothwell #endif
314b8b572e1SStephen Rothwell 
315b8b572e1SStephen Rothwell #ifdef CONFIG_PCI_MSI
31625235f71SMichael Ellerman 	struct msi_bitmap	msi_bitmap;
317b8b572e1SStephen Rothwell #endif
318b8b572e1SStephen Rothwell 
319b8b572e1SStephen Rothwell #ifdef CONFIG_MPIC_BROKEN_REGREAD
320b8b572e1SStephen Rothwell 	u32			isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
321b8b572e1SStephen Rothwell #endif
322b8b572e1SStephen Rothwell 
323b8b572e1SStephen Rothwell 	/* link */
324b8b572e1SStephen Rothwell 	struct mpic		*next;
325b8b572e1SStephen Rothwell 
326b8b572e1SStephen Rothwell #ifdef CONFIG_PM
327b8b572e1SStephen Rothwell 	struct mpic_irq_save	*save_data;
328b8b572e1SStephen Rothwell #endif
329b8b572e1SStephen Rothwell };
330b8b572e1SStephen Rothwell 
331b8b572e1SStephen Rothwell /*
332b8b572e1SStephen Rothwell  * MPIC flags (passed to mpic_alloc)
333b8b572e1SStephen Rothwell  *
334b8b572e1SStephen Rothwell  * The top 4 bits contain an MPIC bhw id that is used to index the
335b8b572e1SStephen Rothwell  * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
336b8b572e1SStephen Rothwell  * Note setting any ID (leaving those bits to 0) means standard MPIC
337b8b572e1SStephen Rothwell  */
338b8b572e1SStephen Rothwell 
339be8bec56SKyle Moffett /*
340be8bec56SKyle Moffett  * This is a secondary ("chained") controller; it only uses the CPU0
341be8bec56SKyle Moffett  * registers.  Primary controllers have IPIs and affinity control.
342b8b572e1SStephen Rothwell  */
343be8bec56SKyle Moffett #define MPIC_SECONDARY			0x00000001
344b8b572e1SStephen Rothwell 
345b8b572e1SStephen Rothwell /* Set this for a big-endian MPIC */
346b8b572e1SStephen Rothwell #define MPIC_BIG_ENDIAN			0x00000002
347b8b572e1SStephen Rothwell /* Broken U3 MPIC */
348b8b572e1SStephen Rothwell #define MPIC_U3_HT_IRQS			0x00000004
349b8b572e1SStephen Rothwell /* Broken IPI registers (autodetected) */
350b8b572e1SStephen Rothwell #define MPIC_BROKEN_IPI			0x00000008
351b8b572e1SStephen Rothwell /* Spurious vector requires EOI */
352b8b572e1SStephen Rothwell #define MPIC_SPV_EOI			0x00000020
353b8b572e1SStephen Rothwell /* No passthrough disable */
354b8b572e1SStephen Rothwell #define MPIC_NO_PTHROU_DIS		0x00000040
355b8b572e1SStephen Rothwell /* DCR based MPIC */
356b8b572e1SStephen Rothwell #define MPIC_USES_DCR			0x00000080
357b8b572e1SStephen Rothwell /* MPIC has 11-bit vector fields (or larger) */
358b8b572e1SStephen Rothwell #define MPIC_LARGE_VECTORS		0x00000100
359b8b572e1SStephen Rothwell /* Enable delivery of prio 15 interrupts as MCK instead of EE */
360b8b572e1SStephen Rothwell #define MPIC_ENABLE_MCK			0x00000200
361b8b572e1SStephen Rothwell /* Disable bias among target selection, spread interrupts evenly */
362b8b572e1SStephen Rothwell #define MPIC_NO_BIAS			0x00000400
3633c10c9c4SKumar Gala /* Destination only supports a single CPU at a time */
3643c10c9c4SKumar Gala #define MPIC_SINGLE_DEST_CPU		0x00001000
365d91e4ea7SKumar Gala /* Enable CoreInt delivery of interrupts */
366d91e4ea7SKumar Gala #define MPIC_ENABLE_COREINT		0x00002000
367*e55d7f73SKyle Moffett /* Do not reset the MPIC during initialization */
368dfec2202SMeador Inge #define MPIC_NO_RESET			0x00004000
36922d168ceSScott Wood /* Freescale MPIC (compatible includes "fsl,mpic") */
37022d168ceSScott Wood #define MPIC_FSL			0x00008000
371b8b572e1SStephen Rothwell 
372b8b572e1SStephen Rothwell /* MPIC HW modification ID */
373b8b572e1SStephen Rothwell #define MPIC_REGSET_MASK		0xf0000000
374b8b572e1SStephen Rothwell #define MPIC_REGSET(val)		(((val) & 0xf ) << 28)
375b8b572e1SStephen Rothwell #define MPIC_GET_REGSET(flags)		(((flags) >> 28) & 0xf)
376b8b572e1SStephen Rothwell 
377b8b572e1SStephen Rothwell #define	MPIC_REGSET_STANDARD		MPIC_REGSET(0)	/* Original MPIC */
378b8b572e1SStephen Rothwell #define	MPIC_REGSET_TSI108		MPIC_REGSET(1)	/* Tsi108/109 PIC */
379b8b572e1SStephen Rothwell 
380b8b572e1SStephen Rothwell /* Allocate the controller structure and setup the linux irq descs
381b8b572e1SStephen Rothwell  * for the range if interrupts passed in. No HW initialization is
382b8b572e1SStephen Rothwell  * actually performed.
383b8b572e1SStephen Rothwell  *
384b8b572e1SStephen Rothwell  * @phys_addr:	physial base address of the MPIC
385b8b572e1SStephen Rothwell  * @flags:	flags, see constants above
386b8b572e1SStephen Rothwell  * @isu_size:	number of interrupts in an ISU. Use 0 to use a
387b8b572e1SStephen Rothwell  *              standard ISU-less setup (aka powermac)
388b8b572e1SStephen Rothwell  * @irq_offset: first irq number to assign to this mpic
389b8b572e1SStephen Rothwell  * @irq_count:  number of irqs to use with this mpic IRQ sources. Pass 0
390b8b572e1SStephen Rothwell  *	        to match the number of sources
391b8b572e1SStephen Rothwell  * @ipi_offset: first irq number to assign to this mpic IPI sources,
392b8b572e1SStephen Rothwell  *		used only on primary mpic
393b8b572e1SStephen Rothwell  * @senses:	array of sense values
394b8b572e1SStephen Rothwell  * @senses_num: number of entries in the array
395b8b572e1SStephen Rothwell  *
396b8b572e1SStephen Rothwell  * Note about the sense array. If none is passed, all interrupts are
397b8b572e1SStephen Rothwell  * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
398b8b572e1SStephen Rothwell  * case they are edge positive (and the array is ignored anyway).
399b8b572e1SStephen Rothwell  * The values in the array start at the first source of the MPIC,
400b8b572e1SStephen Rothwell  * that is senses[0] correspond to linux irq "irq_offset".
401b8b572e1SStephen Rothwell  */
402b8b572e1SStephen Rothwell extern struct mpic *mpic_alloc(struct device_node *node,
403b8b572e1SStephen Rothwell 			       phys_addr_t phys_addr,
404b8b572e1SStephen Rothwell 			       unsigned int flags,
405b8b572e1SStephen Rothwell 			       unsigned int isu_size,
406b8b572e1SStephen Rothwell 			       unsigned int irq_count,
407b8b572e1SStephen Rothwell 			       const char *name);
408b8b572e1SStephen Rothwell 
409b8b572e1SStephen Rothwell /* Assign ISUs, to call before mpic_init()
410b8b572e1SStephen Rothwell  *
411b8b572e1SStephen Rothwell  * @mpic:	controller structure as returned by mpic_alloc()
412b8b572e1SStephen Rothwell  * @isu_num:	ISU number
413b8b572e1SStephen Rothwell  * @phys_addr:	physical address of the ISU
414b8b572e1SStephen Rothwell  */
415b8b572e1SStephen Rothwell extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
416b8b572e1SStephen Rothwell 			    phys_addr_t phys_addr);
417b8b572e1SStephen Rothwell 
418b8b572e1SStephen Rothwell /* Set default sense codes
419b8b572e1SStephen Rothwell  *
420b8b572e1SStephen Rothwell  * @mpic:	controller
421b8b572e1SStephen Rothwell  * @senses:	array of sense codes
422b8b572e1SStephen Rothwell  * @count:	size of above array
423b8b572e1SStephen Rothwell  *
424b8b572e1SStephen Rothwell  * Optionally provide an array (indexed on hardware interrupt numbers
425b8b572e1SStephen Rothwell  * for this MPIC) of default sense codes for the chip. Those are linux
426b8b572e1SStephen Rothwell  * sense codes IRQ_TYPE_*
427b8b572e1SStephen Rothwell  *
428b8b572e1SStephen Rothwell  * The driver gets ownership of the pointer, don't dispose of it or
429b8b572e1SStephen Rothwell  * anything like that. __init only.
430b8b572e1SStephen Rothwell  */
431b8b572e1SStephen Rothwell extern void mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count);
432b8b572e1SStephen Rothwell 
433b8b572e1SStephen Rothwell 
434b8b572e1SStephen Rothwell /* Initialize the controller. After this has been called, none of the above
435b8b572e1SStephen Rothwell  * should be called again for this mpic
436b8b572e1SStephen Rothwell  */
437b8b572e1SStephen Rothwell extern void mpic_init(struct mpic *mpic);
438b8b572e1SStephen Rothwell 
439b8b572e1SStephen Rothwell /*
440b8b572e1SStephen Rothwell  * All of the following functions must only be used after the
441b8b572e1SStephen Rothwell  * ISUs have been assigned and the controller fully initialized
442b8b572e1SStephen Rothwell  * with mpic_init()
443b8b572e1SStephen Rothwell  */
444b8b572e1SStephen Rothwell 
445b8b572e1SStephen Rothwell 
446b8b572e1SStephen Rothwell /* Change the priority of an interrupt. Default is 8 for irqs and
447b8b572e1SStephen Rothwell  * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
448b8b572e1SStephen Rothwell  * IPI number is then the offset'ed (linux irq number mapped to the IPI)
449b8b572e1SStephen Rothwell  */
450b8b572e1SStephen Rothwell extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
451b8b572e1SStephen Rothwell 
452b8b572e1SStephen Rothwell /* Setup a non-boot CPU */
453b8b572e1SStephen Rothwell extern void mpic_setup_this_cpu(void);
454b8b572e1SStephen Rothwell 
455b8b572e1SStephen Rothwell /* Clean up for kexec (or cpu offline or ...) */
456b8b572e1SStephen Rothwell extern void mpic_teardown_this_cpu(int secondary);
457b8b572e1SStephen Rothwell 
458b8b572e1SStephen Rothwell /* Get the current cpu priority for this cpu (0..15) */
459b8b572e1SStephen Rothwell extern int mpic_cpu_get_priority(void);
460b8b572e1SStephen Rothwell 
461b8b572e1SStephen Rothwell /* Set the current cpu priority for this cpu */
462b8b572e1SStephen Rothwell extern void mpic_cpu_set_priority(int prio);
463b8b572e1SStephen Rothwell 
464b8b572e1SStephen Rothwell /* Request IPIs on primary mpic */
465b8b572e1SStephen Rothwell extern void mpic_request_ipis(void);
466b8b572e1SStephen Rothwell 
467b8b572e1SStephen Rothwell /* Send a message (IPI) to a given target (cpu number or MSG_*) */
468b8b572e1SStephen Rothwell void smp_mpic_message_pass(int target, int msg);
469b8b572e1SStephen Rothwell 
470b8b572e1SStephen Rothwell /* Unmask a specific virq */
471835c0553SLennert Buytenhek extern void mpic_unmask_irq(struct irq_data *d);
472b8b572e1SStephen Rothwell /* Mask a specific virq */
473835c0553SLennert Buytenhek extern void mpic_mask_irq(struct irq_data *d);
474b8b572e1SStephen Rothwell /* EOI a specific virq */
475835c0553SLennert Buytenhek extern void mpic_end_irq(struct irq_data *d);
476b8b572e1SStephen Rothwell 
477b8b572e1SStephen Rothwell /* Fetch interrupt from a given mpic */
478b8b572e1SStephen Rothwell extern unsigned int mpic_get_one_irq(struct mpic *mpic);
479b8b572e1SStephen Rothwell /* This one gets from the primary mpic */
480b8b572e1SStephen Rothwell extern unsigned int mpic_get_irq(void);
481d91e4ea7SKumar Gala /* This one gets from the primary mpic via CoreInt*/
482d91e4ea7SKumar Gala extern unsigned int mpic_get_coreint_irq(void);
483b8b572e1SStephen Rothwell /* Fetch Machine Check interrupt from primary mpic */
484b8b572e1SStephen Rothwell extern unsigned int mpic_get_mcirq(void);
485b8b572e1SStephen Rothwell 
486b8b572e1SStephen Rothwell /* Set the EPIC clock ratio */
487b8b572e1SStephen Rothwell void mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio);
488b8b572e1SStephen Rothwell 
489b8b572e1SStephen Rothwell /* Enable/Disable EPIC serial interrupt mode */
490b8b572e1SStephen Rothwell void mpic_set_serial_int(struct mpic *mpic, int enable);
491b8b572e1SStephen Rothwell 
492b8b572e1SStephen Rothwell #endif /* __KERNEL__ */
493b8b572e1SStephen Rothwell #endif	/* _ASM_POWERPC_MPIC_H */
494