1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2b8b572e1SStephen Rothwell /* 3b8b572e1SStephen Rothwell * Common DCR / SDR / CPR register definitions used on various IBM/AMCC 4b8b572e1SStephen Rothwell * 4xx processors 5b8b572e1SStephen Rothwell * 6b8b572e1SStephen Rothwell * Copyright 2007 Benjamin Herrenschmidt, IBM Corp 7b8b572e1SStephen Rothwell * <benh@kernel.crashing.org> 8b8b572e1SStephen Rothwell * 9b8b572e1SStephen Rothwell * Mostly lifted from asm-ppc/ibm4xx.h by 10b8b572e1SStephen Rothwell * 11b8b572e1SStephen Rothwell * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> 12b8b572e1SStephen Rothwell * 13b8b572e1SStephen Rothwell */ 14b8b572e1SStephen Rothwell 15b8b572e1SStephen Rothwell #ifndef __DCR_REGS_H__ 16b8b572e1SStephen Rothwell #define __DCR_REGS_H__ 17b8b572e1SStephen Rothwell 18b8b572e1SStephen Rothwell /* 19b8b572e1SStephen Rothwell * Most DCRs used for controlling devices such as the MAL, DMA engine, 20b8b572e1SStephen Rothwell * etc... are obtained for the device tree. 21b8b572e1SStephen Rothwell * 22b8b572e1SStephen Rothwell * The definitions in this files are fixed DCRs and indirect DCRs that 23b8b572e1SStephen Rothwell * are commonly used outside of specific drivers or refer to core 24b8b572e1SStephen Rothwell * common registers that may occasionally have to be tweaked outside 25b8b572e1SStephen Rothwell * of the driver main register set 26b8b572e1SStephen Rothwell */ 27b8b572e1SStephen Rothwell 28b8b572e1SStephen Rothwell /* CPRs (440GX and 440SP/440SPe) */ 29b8b572e1SStephen Rothwell #define DCRN_CPR0_CONFIG_ADDR 0xc 30b8b572e1SStephen Rothwell #define DCRN_CPR0_CONFIG_DATA 0xd 31b8b572e1SStephen Rothwell 32b8b572e1SStephen Rothwell /* SDRs (440GX and 440SP/440SPe) */ 33b8b572e1SStephen Rothwell #define DCRN_SDR0_CONFIG_ADDR 0xe 34b8b572e1SStephen Rothwell #define DCRN_SDR0_CONFIG_DATA 0xf 35b8b572e1SStephen Rothwell 36b8b572e1SStephen Rothwell #define SDR0_PFC0 0x4100 37b8b572e1SStephen Rothwell #define SDR0_PFC1 0x4101 38b8b572e1SStephen Rothwell #define SDR0_PFC1_EPS 0x1c00000 39b8b572e1SStephen Rothwell #define SDR0_PFC1_EPS_SHIFT 22 40b8b572e1SStephen Rothwell #define SDR0_PFC1_RMII 0x02000000 41b8b572e1SStephen Rothwell #define SDR0_MFR 0x4300 42b8b572e1SStephen Rothwell #define SDR0_MFR_TAH0 0x80000000 /* TAHOE0 Enable */ 43b8b572e1SStephen Rothwell #define SDR0_MFR_TAH1 0x40000000 /* TAHOE1 Enable */ 44b8b572e1SStephen Rothwell #define SDR0_MFR_PCM 0x10000000 /* PPC440GP irq compat mode */ 45b8b572e1SStephen Rothwell #define SDR0_MFR_ECS 0x08000000 /* EMAC int clk */ 46b8b572e1SStephen Rothwell #define SDR0_MFR_T0TXFL 0x00080000 47b8b572e1SStephen Rothwell #define SDR0_MFR_T0TXFH 0x00040000 48b8b572e1SStephen Rothwell #define SDR0_MFR_T1TXFL 0x00020000 49b8b572e1SStephen Rothwell #define SDR0_MFR_T1TXFH 0x00010000 50b8b572e1SStephen Rothwell #define SDR0_MFR_E0TXFL 0x00008000 51b8b572e1SStephen Rothwell #define SDR0_MFR_E0TXFH 0x00004000 52b8b572e1SStephen Rothwell #define SDR0_MFR_E0RXFL 0x00002000 53b8b572e1SStephen Rothwell #define SDR0_MFR_E0RXFH 0x00001000 54b8b572e1SStephen Rothwell #define SDR0_MFR_E1TXFL 0x00000800 55b8b572e1SStephen Rothwell #define SDR0_MFR_E1TXFH 0x00000400 56b8b572e1SStephen Rothwell #define SDR0_MFR_E1RXFL 0x00000200 57b8b572e1SStephen Rothwell #define SDR0_MFR_E1RXFH 0x00000100 58b8b572e1SStephen Rothwell #define SDR0_MFR_E2TXFL 0x00000080 59b8b572e1SStephen Rothwell #define SDR0_MFR_E2TXFH 0x00000040 60b8b572e1SStephen Rothwell #define SDR0_MFR_E2RXFL 0x00000020 61b8b572e1SStephen Rothwell #define SDR0_MFR_E2RXFH 0x00000010 62b8b572e1SStephen Rothwell #define SDR0_MFR_E3TXFL 0x00000008 63b8b572e1SStephen Rothwell #define SDR0_MFR_E3TXFH 0x00000004 64b8b572e1SStephen Rothwell #define SDR0_MFR_E3RXFL 0x00000002 65b8b572e1SStephen Rothwell #define SDR0_MFR_E3RXFH 0x00000001 66b8b572e1SStephen Rothwell #define SDR0_UART0 0x0120 67b8b572e1SStephen Rothwell #define SDR0_UART1 0x0121 68b8b572e1SStephen Rothwell #define SDR0_UART2 0x0122 69b8b572e1SStephen Rothwell #define SDR0_UART3 0x0123 70b8b572e1SStephen Rothwell #define SDR0_CUST0 0x4000 71b8b572e1SStephen Rothwell 72fbcc4bacSJosh Boyer /* SDR for 405EZ */ 73fbcc4bacSJosh Boyer #define DCRN_SDR_ICINTSTAT 0x4510 74fbcc4bacSJosh Boyer #define ICINTSTAT_ICRX 0x80000000 75fbcc4bacSJosh Boyer #define ICINTSTAT_ICTX0 0x40000000 76fbcc4bacSJosh Boyer #define ICINTSTAT_ICTX1 0x20000000 77fbcc4bacSJosh Boyer #define ICINTSTAT_ICTX 0x60000000 78fbcc4bacSJosh Boyer 799e3cb294SVictor Gallardo /* SDRs (460EX/460GT) */ 809e3cb294SVictor Gallardo #define SDR0_ETH_CFG 0x4103 819e3cb294SVictor Gallardo #define SDR0_ETH_CFG_ECS 0x00000100 /* EMAC int clk source */ 829e3cb294SVictor Gallardo 83b8b572e1SStephen Rothwell /* 84b8b572e1SStephen Rothwell * All those DCR register addresses are offsets from the base address 85b8b572e1SStephen Rothwell * for the SRAM0 controller (e.g. 0x20 on 440GX). The base address is 86b8b572e1SStephen Rothwell * excluded here and configured in the device tree. 87b8b572e1SStephen Rothwell */ 88b8b572e1SStephen Rothwell #define DCRN_SRAM0_SB0CR 0x00 89b8b572e1SStephen Rothwell #define DCRN_SRAM0_SB1CR 0x01 90b8b572e1SStephen Rothwell #define DCRN_SRAM0_SB2CR 0x02 91b8b572e1SStephen Rothwell #define DCRN_SRAM0_SB3CR 0x03 92b8b572e1SStephen Rothwell #define SRAM_SBCR_BU_MASK 0x00000180 93b8b572e1SStephen Rothwell #define SRAM_SBCR_BS_64KB 0x00000800 94b8b572e1SStephen Rothwell #define SRAM_SBCR_BU_RO 0x00000080 95b8b572e1SStephen Rothwell #define SRAM_SBCR_BU_RW 0x00000180 96b8b572e1SStephen Rothwell #define DCRN_SRAM0_BEAR 0x04 97b8b572e1SStephen Rothwell #define DCRN_SRAM0_BESR0 0x05 98b8b572e1SStephen Rothwell #define DCRN_SRAM0_BESR1 0x06 99b8b572e1SStephen Rothwell #define DCRN_SRAM0_PMEG 0x07 100b8b572e1SStephen Rothwell #define DCRN_SRAM0_CID 0x08 101b8b572e1SStephen Rothwell #define DCRN_SRAM0_REVID 0x09 102b8b572e1SStephen Rothwell #define DCRN_SRAM0_DPC 0x0a 103b8b572e1SStephen Rothwell #define SRAM_DPC_ENABLE 0x80000000 104b8b572e1SStephen Rothwell 105b8b572e1SStephen Rothwell /* 106b8b572e1SStephen Rothwell * All those DCR register addresses are offsets from the base address 107b8b572e1SStephen Rothwell * for the SRAM0 controller (e.g. 0x30 on 440GX). The base address is 108b8b572e1SStephen Rothwell * excluded here and configured in the device tree. 109b8b572e1SStephen Rothwell */ 110b8b572e1SStephen Rothwell #define DCRN_L2C0_CFG 0x00 111b8b572e1SStephen Rothwell #define L2C_CFG_L2M 0x80000000 112b8b572e1SStephen Rothwell #define L2C_CFG_ICU 0x40000000 113b8b572e1SStephen Rothwell #define L2C_CFG_DCU 0x20000000 114b8b572e1SStephen Rothwell #define L2C_CFG_DCW_MASK 0x1e000000 115b8b572e1SStephen Rothwell #define L2C_CFG_TPC 0x01000000 116b8b572e1SStephen Rothwell #define L2C_CFG_CPC 0x00800000 117b8b572e1SStephen Rothwell #define L2C_CFG_FRAN 0x00200000 118b8b572e1SStephen Rothwell #define L2C_CFG_SS_MASK 0x00180000 119b8b572e1SStephen Rothwell #define L2C_CFG_SS_256 0x00000000 120b8b572e1SStephen Rothwell #define L2C_CFG_CPIM 0x00040000 121b8b572e1SStephen Rothwell #define L2C_CFG_TPIM 0x00020000 122b8b572e1SStephen Rothwell #define L2C_CFG_LIM 0x00010000 123b8b572e1SStephen Rothwell #define L2C_CFG_PMUX_MASK 0x00007000 124b8b572e1SStephen Rothwell #define L2C_CFG_PMUX_SNP 0x00000000 125b8b572e1SStephen Rothwell #define L2C_CFG_PMUX_IF 0x00001000 126b8b572e1SStephen Rothwell #define L2C_CFG_PMUX_DF 0x00002000 127b8b572e1SStephen Rothwell #define L2C_CFG_PMUX_DS 0x00003000 128b8b572e1SStephen Rothwell #define L2C_CFG_PMIM 0x00000800 129b8b572e1SStephen Rothwell #define L2C_CFG_TPEI 0x00000400 130b8b572e1SStephen Rothwell #define L2C_CFG_CPEI 0x00000200 131b8b572e1SStephen Rothwell #define L2C_CFG_NAM 0x00000100 132b8b572e1SStephen Rothwell #define L2C_CFG_SMCM 0x00000080 133b8b572e1SStephen Rothwell #define L2C_CFG_NBRM 0x00000040 134b8b572e1SStephen Rothwell #define L2C_CFG_RDBW 0x00000008 /* only 460EX/GT */ 135b8b572e1SStephen Rothwell #define DCRN_L2C0_CMD 0x01 136b8b572e1SStephen Rothwell #define L2C_CMD_CLR 0x80000000 137b8b572e1SStephen Rothwell #define L2C_CMD_DIAG 0x40000000 138b8b572e1SStephen Rothwell #define L2C_CMD_INV 0x20000000 139b8b572e1SStephen Rothwell #define L2C_CMD_CCP 0x10000000 140b8b572e1SStephen Rothwell #define L2C_CMD_CTE 0x08000000 141b8b572e1SStephen Rothwell #define L2C_CMD_STRC 0x04000000 142b8b572e1SStephen Rothwell #define L2C_CMD_STPC 0x02000000 143b8b572e1SStephen Rothwell #define L2C_CMD_RPMC 0x01000000 144b8b572e1SStephen Rothwell #define L2C_CMD_HCC 0x00800000 145b8b572e1SStephen Rothwell #define DCRN_L2C0_ADDR 0x02 146b8b572e1SStephen Rothwell #define DCRN_L2C0_DATA 0x03 147b8b572e1SStephen Rothwell #define DCRN_L2C0_SR 0x04 148b8b572e1SStephen Rothwell #define L2C_SR_CC 0x80000000 149b8b572e1SStephen Rothwell #define L2C_SR_CPE 0x40000000 150b8b572e1SStephen Rothwell #define L2C_SR_TPE 0x20000000 151b8b572e1SStephen Rothwell #define L2C_SR_LRU 0x10000000 152b8b572e1SStephen Rothwell #define L2C_SR_PCS 0x08000000 153b8b572e1SStephen Rothwell #define DCRN_L2C0_REVID 0x05 154b8b572e1SStephen Rothwell #define DCRN_L2C0_SNP0 0x06 155b8b572e1SStephen Rothwell #define DCRN_L2C0_SNP1 0x07 156b8b572e1SStephen Rothwell #define L2C_SNP_BA_MASK 0xffff0000 157b8b572e1SStephen Rothwell #define L2C_SNP_SSR_MASK 0x0000f000 158b8b572e1SStephen Rothwell #define L2C_SNP_SSR_32G 0x0000f000 159b8b572e1SStephen Rothwell #define L2C_SNP_ESR 0x00000800 160b8b572e1SStephen Rothwell 16112458ea0SAnatolij Gustschin /* 16212458ea0SAnatolij Gustschin * DCR register offsets for 440SP/440SPe I2O/DMA controller. 16312458ea0SAnatolij Gustschin * The base address is configured in the device tree. 16412458ea0SAnatolij Gustschin */ 16512458ea0SAnatolij Gustschin #define DCRN_I2O0_IBAL 0x006 16612458ea0SAnatolij Gustschin #define DCRN_I2O0_IBAH 0x007 16712458ea0SAnatolij Gustschin #define I2O_REG_ENABLE 0x00000001 /* Enable I2O/DMA access */ 16812458ea0SAnatolij Gustschin 16912458ea0SAnatolij Gustschin /* 440SP/440SPe Software Reset DCR */ 17012458ea0SAnatolij Gustschin #define DCRN_SDR0_SRST 0x0200 17112458ea0SAnatolij Gustschin #define DCRN_SDR0_SRST_I2ODMA (0x80000000 >> 15) /* Reset I2O/DMA */ 17212458ea0SAnatolij Gustschin 17312458ea0SAnatolij Gustschin /* 440SP/440SPe Memory Queue DCR offsets */ 17412458ea0SAnatolij Gustschin #define DCRN_MQ0_XORBA 0x04 17512458ea0SAnatolij Gustschin #define DCRN_MQ0_CF2H 0x06 17612458ea0SAnatolij Gustschin #define DCRN_MQ0_CFBHL 0x0f 17712458ea0SAnatolij Gustschin #define DCRN_MQ0_BAUH 0x10 17812458ea0SAnatolij Gustschin 17912458ea0SAnatolij Gustschin /* HB/LL Paths Configuration Register */ 18012458ea0SAnatolij Gustschin #define MQ0_CFBHL_TPLM 28 18112458ea0SAnatolij Gustschin #define MQ0_CFBHL_HBCL 23 18212458ea0SAnatolij Gustschin #define MQ0_CFBHL_POLY 15 18312458ea0SAnatolij Gustschin 184b8b572e1SStephen Rothwell #endif /* __DCR_REGS_H__ */ 185