xref: /openbmc/linux/arch/powerpc/include/asm/cache.h (revision d98fc70fc139b72ae098d24fde42ad70c8ff2f81)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_CACHE_H
3b8b572e1SStephen Rothwell #define _ASM_POWERPC_CACHE_H
4b8b572e1SStephen Rothwell 
5b8b572e1SStephen Rothwell #ifdef __KERNEL__
6b8b572e1SStephen Rothwell 
7b8b572e1SStephen Rothwell 
8b8b572e1SStephen Rothwell /* bytes per L1 cache line */
9968159c0SChristophe Leroy #if defined(CONFIG_PPC_8xx) || defined(CONFIG_403GCX)
10b8b572e1SStephen Rothwell #define L1_CACHE_SHIFT		4
11b8b572e1SStephen Rothwell #define MAX_COPY_PREFETCH	1
121128bb78SChristophe Leroy #define IFETCH_ALIGN_SHIFT	2
13b8b572e1SStephen Rothwell #elif defined(CONFIG_PPC_E500MC)
14b8b572e1SStephen Rothwell #define L1_CACHE_SHIFT		6
15b8b572e1SStephen Rothwell #define MAX_COPY_PREFETCH	4
161128bb78SChristophe Leroy #define IFETCH_ALIGN_SHIFT	3
17b8b572e1SStephen Rothwell #elif defined(CONFIG_PPC32)
18b8b572e1SStephen Rothwell #define MAX_COPY_PREFETCH	4
191128bb78SChristophe Leroy #define IFETCH_ALIGN_SHIFT	3	/* 603 fetches 2 insn at a time */
20e7f75ad0SDave Kleikamp #if defined(CONFIG_PPC_47x)
21e7f75ad0SDave Kleikamp #define L1_CACHE_SHIFT		7
22e7f75ad0SDave Kleikamp #else
23e7f75ad0SDave Kleikamp #define L1_CACHE_SHIFT		5
24e7f75ad0SDave Kleikamp #endif
25b8b572e1SStephen Rothwell #else /* CONFIG_PPC64 */
26b8b572e1SStephen Rothwell #define L1_CACHE_SHIFT		7
27f4329f2eSNicholas Piggin #define IFETCH_ALIGN_SHIFT	4 /* POWER8,9 */
28b8b572e1SStephen Rothwell #endif
29b8b572e1SStephen Rothwell 
30b8b572e1SStephen Rothwell #define	L1_CACHE_BYTES		(1 << L1_CACHE_SHIFT)
31b8b572e1SStephen Rothwell 
32b8b572e1SStephen Rothwell #define	SMP_CACHE_BYTES		L1_CACHE_BYTES
33b8b572e1SStephen Rothwell 
34f4329f2eSNicholas Piggin #define IFETCH_ALIGN_BYTES	(1 << IFETCH_ALIGN_SHIFT)
35f4329f2eSNicholas Piggin 
36*d98fc70fSChristophe Leroy #if !defined(__ASSEMBLY__)
37*d98fc70fSChristophe Leroy #ifdef CONFIG_PPC64
38e2827fe5SBenjamin Herrenschmidt 
39e2827fe5SBenjamin Herrenschmidt struct ppc_cache_info {
40e2827fe5SBenjamin Herrenschmidt 	u32 size;
41e2827fe5SBenjamin Herrenschmidt 	u32 line_size;
42e2827fe5SBenjamin Herrenschmidt 	u32 block_size;	/* L1 only */
43e2827fe5SBenjamin Herrenschmidt 	u32 log_block_size;
44e2827fe5SBenjamin Herrenschmidt 	u32 blocks_per_page;
45e2827fe5SBenjamin Herrenschmidt 	u32 sets;
4698a5f361SBenjamin Herrenschmidt 	u32 assoc;
47e2827fe5SBenjamin Herrenschmidt };
48e2827fe5SBenjamin Herrenschmidt 
49b8b572e1SStephen Rothwell struct ppc64_caches {
50e2827fe5SBenjamin Herrenschmidt 	struct ppc_cache_info l1d;
51e2827fe5SBenjamin Herrenschmidt 	struct ppc_cache_info l1i;
5265e01f38SBenjamin Herrenschmidt 	struct ppc_cache_info l2;
5365e01f38SBenjamin Herrenschmidt 	struct ppc_cache_info l3;
54b8b572e1SStephen Rothwell };
55b8b572e1SStephen Rothwell 
56b8b572e1SStephen Rothwell extern struct ppc64_caches ppc64_caches;
57*d98fc70fSChristophe Leroy #else
58*d98fc70fSChristophe Leroy static inline u32 l1_cache_shift(void)
59*d98fc70fSChristophe Leroy {
60*d98fc70fSChristophe Leroy 	return L1_CACHE_SHIFT;
61*d98fc70fSChristophe Leroy }
62*d98fc70fSChristophe Leroy 
63*d98fc70fSChristophe Leroy static inline u32 l1_cache_bytes(void)
64*d98fc70fSChristophe Leroy {
65*d98fc70fSChristophe Leroy 	return L1_CACHE_BYTES;
66*d98fc70fSChristophe Leroy }
67*d98fc70fSChristophe Leroy #endif
68*d98fc70fSChristophe Leroy #endif /* ! __ASSEMBLY__ */
69b8b572e1SStephen Rothwell 
700ce63670SKevin Hao #if defined(__ASSEMBLY__)
710ce63670SKevin Hao /*
720ce63670SKevin Hao  * For a snooping icache, we still need a dummy icbi to purge all the
730ce63670SKevin Hao  * prefetched instructions from the ifetch buffers. We also need a sync
740ce63670SKevin Hao  * before the icbi to order the the actual stores to memory that might
750ce63670SKevin Hao  * have modified instructions with the icbi.
760ce63670SKevin Hao  */
770ce63670SKevin Hao #define PURGE_PREFETCHED_INS	\
780ce63670SKevin Hao 	sync;			\
790ce63670SKevin Hao 	icbi	0,r3;		\
800ce63670SKevin Hao 	sync;			\
810ce63670SKevin Hao 	isync
82ae3a197eSDavid Howells 
830ce63670SKevin Hao #else
8454cb27a7SDenys Vlasenko #define __read_mostly __attribute__((__section__(".data..read_mostly")))
85ae3a197eSDavid Howells 
86d7cceda9SChristophe Leroy #ifdef CONFIG_PPC_BOOK3S_32
87ae3a197eSDavid Howells extern long _get_L2CR(void);
88ae3a197eSDavid Howells extern long _get_L3CR(void);
89ae3a197eSDavid Howells extern void _set_L2CR(unsigned long);
90ae3a197eSDavid Howells extern void _set_L3CR(unsigned long);
91ae3a197eSDavid Howells #else
92ae3a197eSDavid Howells #define _get_L2CR()	0L
93ae3a197eSDavid Howells #define _get_L3CR()	0L
94ae3a197eSDavid Howells #define _set_L2CR(val)	do { } while(0)
95ae3a197eSDavid Howells #define _set_L3CR(val)	do { } while(0)
96b8b572e1SStephen Rothwell #endif
97b8b572e1SStephen Rothwell 
98d6bfa02fSChristophe Leroy static inline void dcbz(void *addr)
99d6bfa02fSChristophe Leroy {
1006c587584SChristophe Leroy 	__asm__ __volatile__ ("dcbz %y0" : : "Z"(*(u8 *)addr) : "memory");
101d6bfa02fSChristophe Leroy }
102d6bfa02fSChristophe Leroy 
103d6bfa02fSChristophe Leroy static inline void dcbi(void *addr)
104d6bfa02fSChristophe Leroy {
1056c587584SChristophe Leroy 	__asm__ __volatile__ ("dcbi %y0" : : "Z"(*(u8 *)addr) : "memory");
106d6bfa02fSChristophe Leroy }
107d6bfa02fSChristophe Leroy 
108d6bfa02fSChristophe Leroy static inline void dcbf(void *addr)
109d6bfa02fSChristophe Leroy {
1106c587584SChristophe Leroy 	__asm__ __volatile__ ("dcbf %y0" : : "Z"(*(u8 *)addr) : "memory");
111d6bfa02fSChristophe Leroy }
112d6bfa02fSChristophe Leroy 
113d6bfa02fSChristophe Leroy static inline void dcbst(void *addr)
114d6bfa02fSChristophe Leroy {
1156c587584SChristophe Leroy 	__asm__ __volatile__ ("dcbst %y0" : : "Z"(*(u8 *)addr) : "memory");
116d6bfa02fSChristophe Leroy }
117ae3a197eSDavid Howells #endif /* !__ASSEMBLY__ */
118b8b572e1SStephen Rothwell #endif /* __KERNEL__ */
119b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_CACHE_H */
120