1*2874c5fdSThomas Gleixner// SPDX-License-Identifier: GPL-2.0-or-later 26dd1b64aSWolfgang Grandegger/* 36dd1b64aSWolfgang Grandegger * TQM8548 Device Tree Source 46dd1b64aSWolfgang Grandegger * 56dd1b64aSWolfgang Grandegger * Copyright 2006 Freescale Semiconductor Inc. 66dd1b64aSWolfgang Grandegger * Copyright 2008 Wolfgang Grandegger <wg@denx.de> 76dd1b64aSWolfgang Grandegger */ 86dd1b64aSWolfgang Grandegger 96dd1b64aSWolfgang Grandegger/dts-v1/; 106dd1b64aSWolfgang Grandegger 116dd1b64aSWolfgang Grandegger/ { 126dd1b64aSWolfgang Grandegger model = "tqc,tqm8548"; 136dd1b64aSWolfgang Grandegger compatible = "tqc,tqm8548"; 146dd1b64aSWolfgang Grandegger #address-cells = <1>; 156dd1b64aSWolfgang Grandegger #size-cells = <1>; 166dd1b64aSWolfgang Grandegger 176dd1b64aSWolfgang Grandegger aliases { 186dd1b64aSWolfgang Grandegger ethernet0 = &enet0; 196dd1b64aSWolfgang Grandegger ethernet1 = &enet1; 206dd1b64aSWolfgang Grandegger ethernet2 = &enet2; 216dd1b64aSWolfgang Grandegger ethernet3 = &enet3; 226dd1b64aSWolfgang Grandegger 236dd1b64aSWolfgang Grandegger serial0 = &serial0; 246dd1b64aSWolfgang Grandegger serial1 = &serial1; 256dd1b64aSWolfgang Grandegger pci0 = &pci0; 266dd1b64aSWolfgang Grandegger pci1 = &pci1; 276dd1b64aSWolfgang Grandegger }; 286dd1b64aSWolfgang Grandegger 296dd1b64aSWolfgang Grandegger cpus { 306dd1b64aSWolfgang Grandegger #address-cells = <1>; 316dd1b64aSWolfgang Grandegger #size-cells = <0>; 326dd1b64aSWolfgang Grandegger 336dd1b64aSWolfgang Grandegger PowerPC,8548@0 { 346dd1b64aSWolfgang Grandegger device_type = "cpu"; 356dd1b64aSWolfgang Grandegger reg = <0>; 366dd1b64aSWolfgang Grandegger d-cache-line-size = <32>; // 32 bytes 376dd1b64aSWolfgang Grandegger i-cache-line-size = <32>; // 32 bytes 386dd1b64aSWolfgang Grandegger d-cache-size = <0x8000>; // L1, 32K 396dd1b64aSWolfgang Grandegger i-cache-size = <0x8000>; // L1, 32K 406dd1b64aSWolfgang Grandegger next-level-cache = <&L2>; 416dd1b64aSWolfgang Grandegger }; 426dd1b64aSWolfgang Grandegger }; 436dd1b64aSWolfgang Grandegger 446dd1b64aSWolfgang Grandegger memory { 456dd1b64aSWolfgang Grandegger device_type = "memory"; 466dd1b64aSWolfgang Grandegger reg = <0x00000000 0x00000000>; // Filled in by U-Boot 476dd1b64aSWolfgang Grandegger }; 486dd1b64aSWolfgang Grandegger 49d27a736cSWolfgang Grandegger soc@e0000000 { 506dd1b64aSWolfgang Grandegger #address-cells = <1>; 516dd1b64aSWolfgang Grandegger #size-cells = <1>; 526dd1b64aSWolfgang Grandegger device_type = "soc"; 536dd1b64aSWolfgang Grandegger ranges = <0x0 0xe0000000 0x100000>; 546dd1b64aSWolfgang Grandegger bus-frequency = <0>; 55d27a736cSWolfgang Grandegger compatible = "fsl,mpc8548-immr", "simple-bus"; 566dd1b64aSWolfgang Grandegger 57e1a22897SKumar Gala ecm-law@0 { 58e1a22897SKumar Gala compatible = "fsl,ecm-law"; 59e1a22897SKumar Gala reg = <0x0 0x1000>; 60e1a22897SKumar Gala fsl,num-laws = <10>; 61e1a22897SKumar Gala }; 62e1a22897SKumar Gala 63e1a22897SKumar Gala ecm@1000 { 64e1a22897SKumar Gala compatible = "fsl,mpc8548-ecm", "fsl,ecm"; 65e1a22897SKumar Gala reg = <0x1000 0x1000>; 66e1a22897SKumar Gala interrupts = <17 2>; 67e1a22897SKumar Gala interrupt-parent = <&mpic>; 68e1a22897SKumar Gala }; 69e1a22897SKumar Gala 706dd1b64aSWolfgang Grandegger memory-controller@2000 { 716dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8548-memory-controller"; 726dd1b64aSWolfgang Grandegger reg = <0x2000 0x1000>; 736dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 746dd1b64aSWolfgang Grandegger interrupts = <18 2>; 756dd1b64aSWolfgang Grandegger }; 766dd1b64aSWolfgang Grandegger 776dd1b64aSWolfgang Grandegger L2: l2-cache-controller@20000 { 786dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8548-l2-cache-controller"; 796dd1b64aSWolfgang Grandegger reg = <0x20000 0x1000>; 806dd1b64aSWolfgang Grandegger cache-line-size = <32>; // 32 bytes 816dd1b64aSWolfgang Grandegger cache-size = <0x80000>; // L2, 512K 826dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 836dd1b64aSWolfgang Grandegger interrupts = <16 2>; 846dd1b64aSWolfgang Grandegger }; 856dd1b64aSWolfgang Grandegger 866dd1b64aSWolfgang Grandegger i2c@3000 { 876dd1b64aSWolfgang Grandegger #address-cells = <1>; 886dd1b64aSWolfgang Grandegger #size-cells = <0>; 896dd1b64aSWolfgang Grandegger cell-index = <0>; 906dd1b64aSWolfgang Grandegger compatible = "fsl-i2c"; 916dd1b64aSWolfgang Grandegger reg = <0x3000 0x100>; 926dd1b64aSWolfgang Grandegger interrupts = <43 2>; 936dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 946dd1b64aSWolfgang Grandegger dfsrr; 95a3083220SWolfgang Grandegger 966467cae3SWolfgang Grandegger dtt@48 { 970f73a449SWolfgang Grandegger compatible = "national,lm75"; 986467cae3SWolfgang Grandegger reg = <0x48>; 990f73a449SWolfgang Grandegger }; 1000f73a449SWolfgang Grandegger 101a3083220SWolfgang Grandegger rtc@68 { 102a3083220SWolfgang Grandegger compatible = "dallas,ds1337"; 103a3083220SWolfgang Grandegger reg = <0x68>; 104a3083220SWolfgang Grandegger }; 1056dd1b64aSWolfgang Grandegger }; 1066dd1b64aSWolfgang Grandegger 1076dd1b64aSWolfgang Grandegger i2c@3100 { 1086dd1b64aSWolfgang Grandegger #address-cells = <1>; 1096dd1b64aSWolfgang Grandegger #size-cells = <0>; 1106dd1b64aSWolfgang Grandegger cell-index = <1>; 1116dd1b64aSWolfgang Grandegger compatible = "fsl-i2c"; 1126dd1b64aSWolfgang Grandegger reg = <0x3100 0x100>; 1136dd1b64aSWolfgang Grandegger interrupts = <43 2>; 1146dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 1156dd1b64aSWolfgang Grandegger dfsrr; 1166dd1b64aSWolfgang Grandegger }; 1176dd1b64aSWolfgang Grandegger 118dee80553SKumar Gala dma@21300 { 119dee80553SKumar Gala #address-cells = <1>; 120dee80553SKumar Gala #size-cells = <1>; 121dee80553SKumar Gala compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma"; 122dee80553SKumar Gala reg = <0x21300 0x4>; 123dee80553SKumar Gala ranges = <0x0 0x21100 0x200>; 124dee80553SKumar Gala cell-index = <0>; 125dee80553SKumar Gala dma-channel@0 { 126dee80553SKumar Gala compatible = "fsl,mpc8548-dma-channel", 127dee80553SKumar Gala "fsl,eloplus-dma-channel"; 128dee80553SKumar Gala reg = <0x0 0x80>; 129dee80553SKumar Gala cell-index = <0>; 130dee80553SKumar Gala interrupt-parent = <&mpic>; 131dee80553SKumar Gala interrupts = <20 2>; 132dee80553SKumar Gala }; 133dee80553SKumar Gala dma-channel@80 { 134dee80553SKumar Gala compatible = "fsl,mpc8548-dma-channel", 135dee80553SKumar Gala "fsl,eloplus-dma-channel"; 136dee80553SKumar Gala reg = <0x80 0x80>; 137dee80553SKumar Gala cell-index = <1>; 138dee80553SKumar Gala interrupt-parent = <&mpic>; 139dee80553SKumar Gala interrupts = <21 2>; 140dee80553SKumar Gala }; 141dee80553SKumar Gala dma-channel@100 { 142dee80553SKumar Gala compatible = "fsl,mpc8548-dma-channel", 143dee80553SKumar Gala "fsl,eloplus-dma-channel"; 144dee80553SKumar Gala reg = <0x100 0x80>; 145dee80553SKumar Gala cell-index = <2>; 146dee80553SKumar Gala interrupt-parent = <&mpic>; 147dee80553SKumar Gala interrupts = <22 2>; 148dee80553SKumar Gala }; 149dee80553SKumar Gala dma-channel@180 { 150dee80553SKumar Gala compatible = "fsl,mpc8548-dma-channel", 151dee80553SKumar Gala "fsl,eloplus-dma-channel"; 152dee80553SKumar Gala reg = <0x180 0x80>; 153dee80553SKumar Gala cell-index = <3>; 154dee80553SKumar Gala interrupt-parent = <&mpic>; 155dee80553SKumar Gala interrupts = <23 2>; 156dee80553SKumar Gala }; 157dee80553SKumar Gala }; 158dee80553SKumar Gala 15984ba4a58SAnton Vorontsov enet0: ethernet@24000 { 16084ba4a58SAnton Vorontsov #address-cells = <1>; 16184ba4a58SAnton Vorontsov #size-cells = <1>; 16284ba4a58SAnton Vorontsov cell-index = <0>; 16384ba4a58SAnton Vorontsov device_type = "network"; 16484ba4a58SAnton Vorontsov model = "eTSEC"; 16584ba4a58SAnton Vorontsov compatible = "gianfar"; 16684ba4a58SAnton Vorontsov reg = <0x24000 0x1000>; 16784ba4a58SAnton Vorontsov ranges = <0x0 0x24000 0x1000>; 16884ba4a58SAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 16984ba4a58SAnton Vorontsov interrupts = <29 2 30 2 34 2>; 17084ba4a58SAnton Vorontsov interrupt-parent = <&mpic>; 17184ba4a58SAnton Vorontsov tbi-handle = <&tbi0>; 17284ba4a58SAnton Vorontsov phy-handle = <&phy2>; 17384ba4a58SAnton Vorontsov 17484ba4a58SAnton Vorontsov mdio@520 { 1756dd1b64aSWolfgang Grandegger #address-cells = <1>; 1766dd1b64aSWolfgang Grandegger #size-cells = <0>; 1776dd1b64aSWolfgang Grandegger compatible = "fsl,gianfar-mdio"; 17884ba4a58SAnton Vorontsov reg = <0x520 0x20>; 1796dd1b64aSWolfgang Grandegger 1806dd1b64aSWolfgang Grandegger phy1: ethernet-phy@0 { 1816dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 1826dd1b64aSWolfgang Grandegger interrupts = <8 1>; 1836dd1b64aSWolfgang Grandegger reg = <1>; 1846dd1b64aSWolfgang Grandegger }; 1856dd1b64aSWolfgang Grandegger phy2: ethernet-phy@1 { 1866dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 1876dd1b64aSWolfgang Grandegger interrupts = <8 1>; 1886dd1b64aSWolfgang Grandegger reg = <2>; 1896dd1b64aSWolfgang Grandegger }; 1906dd1b64aSWolfgang Grandegger phy3: ethernet-phy@3 { 1916dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 1926dd1b64aSWolfgang Grandegger interrupts = <8 1>; 1936dd1b64aSWolfgang Grandegger reg = <3>; 1946dd1b64aSWolfgang Grandegger }; 1956dd1b64aSWolfgang Grandegger phy4: ethernet-phy@4 { 1966dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 1976dd1b64aSWolfgang Grandegger interrupts = <8 1>; 1986dd1b64aSWolfgang Grandegger reg = <4>; 1996dd1b64aSWolfgang Grandegger }; 2006dd1b64aSWolfgang Grandegger phy5: ethernet-phy@5 { 2016dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 2026dd1b64aSWolfgang Grandegger interrupts = <8 1>; 2036dd1b64aSWolfgang Grandegger reg = <5>; 2046dd1b64aSWolfgang Grandegger }; 205b31a1d8bSAndy Fleming tbi0: tbi-phy@11 { 206b31a1d8bSAndy Fleming reg = <0x11>; 207b31a1d8bSAndy Fleming device_type = "tbi-phy"; 208b31a1d8bSAndy Fleming }; 209b31a1d8bSAndy Fleming }; 21084ba4a58SAnton Vorontsov }; 211b31a1d8bSAndy Fleming 21284ba4a58SAnton Vorontsov enet1: ethernet@25000 { 21384ba4a58SAnton Vorontsov #address-cells = <1>; 21484ba4a58SAnton Vorontsov #size-cells = <1>; 21584ba4a58SAnton Vorontsov cell-index = <1>; 21684ba4a58SAnton Vorontsov device_type = "network"; 21784ba4a58SAnton Vorontsov model = "eTSEC"; 21884ba4a58SAnton Vorontsov compatible = "gianfar"; 21984ba4a58SAnton Vorontsov reg = <0x25000 0x1000>; 22084ba4a58SAnton Vorontsov ranges = <0x0 0x25000 0x1000>; 22184ba4a58SAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 22284ba4a58SAnton Vorontsov interrupts = <35 2 36 2 40 2>; 22384ba4a58SAnton Vorontsov interrupt-parent = <&mpic>; 22484ba4a58SAnton Vorontsov tbi-handle = <&tbi1>; 22584ba4a58SAnton Vorontsov phy-handle = <&phy1>; 22684ba4a58SAnton Vorontsov 22784ba4a58SAnton Vorontsov mdio@520 { 228b31a1d8bSAndy Fleming #address-cells = <1>; 229b31a1d8bSAndy Fleming #size-cells = <0>; 230b31a1d8bSAndy Fleming compatible = "fsl,gianfar-tbi"; 23184ba4a58SAnton Vorontsov reg = <0x520 0x20>; 232b31a1d8bSAndy Fleming 233b31a1d8bSAndy Fleming tbi1: tbi-phy@11 { 234b31a1d8bSAndy Fleming reg = <0x11>; 235b31a1d8bSAndy Fleming device_type = "tbi-phy"; 236b31a1d8bSAndy Fleming }; 237b31a1d8bSAndy Fleming }; 23884ba4a58SAnton Vorontsov }; 239b31a1d8bSAndy Fleming 24084ba4a58SAnton Vorontsov enet2: ethernet@26000 { 24184ba4a58SAnton Vorontsov #address-cells = <1>; 24284ba4a58SAnton Vorontsov #size-cells = <1>; 24384ba4a58SAnton Vorontsov cell-index = <2>; 24484ba4a58SAnton Vorontsov device_type = "network"; 24584ba4a58SAnton Vorontsov model = "eTSEC"; 24684ba4a58SAnton Vorontsov compatible = "gianfar"; 24784ba4a58SAnton Vorontsov reg = <0x26000 0x1000>; 24884ba4a58SAnton Vorontsov ranges = <0x0 0x26000 0x1000>; 24984ba4a58SAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 25084ba4a58SAnton Vorontsov interrupts = <31 2 32 2 33 2>; 25184ba4a58SAnton Vorontsov interrupt-parent = <&mpic>; 25284ba4a58SAnton Vorontsov tbi-handle = <&tbi2>; 253655544c6SWolfgang Grandegger phy-handle = <&phy4>; 25484ba4a58SAnton Vorontsov 25584ba4a58SAnton Vorontsov mdio@520 { 256b31a1d8bSAndy Fleming #address-cells = <1>; 257b31a1d8bSAndy Fleming #size-cells = <0>; 258b31a1d8bSAndy Fleming compatible = "fsl,gianfar-tbi"; 25984ba4a58SAnton Vorontsov reg = <0x520 0x20>; 260b31a1d8bSAndy Fleming 261b31a1d8bSAndy Fleming tbi2: tbi-phy@11 { 262b31a1d8bSAndy Fleming reg = <0x11>; 263b31a1d8bSAndy Fleming device_type = "tbi-phy"; 264b31a1d8bSAndy Fleming }; 265b31a1d8bSAndy Fleming }; 26684ba4a58SAnton Vorontsov }; 267b31a1d8bSAndy Fleming 26884ba4a58SAnton Vorontsov enet3: ethernet@27000 { 26984ba4a58SAnton Vorontsov #address-cells = <1>; 27084ba4a58SAnton Vorontsov #size-cells = <1>; 27184ba4a58SAnton Vorontsov cell-index = <3>; 27284ba4a58SAnton Vorontsov device_type = "network"; 27384ba4a58SAnton Vorontsov model = "eTSEC"; 27484ba4a58SAnton Vorontsov compatible = "gianfar"; 27584ba4a58SAnton Vorontsov reg = <0x27000 0x1000>; 27684ba4a58SAnton Vorontsov ranges = <0x0 0x27000 0x1000>; 27784ba4a58SAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 27884ba4a58SAnton Vorontsov interrupts = <37 2 38 2 39 2>; 27984ba4a58SAnton Vorontsov interrupt-parent = <&mpic>; 28084ba4a58SAnton Vorontsov tbi-handle = <&tbi3>; 281655544c6SWolfgang Grandegger phy-handle = <&phy5>; 28284ba4a58SAnton Vorontsov 28384ba4a58SAnton Vorontsov mdio@520 { 284b31a1d8bSAndy Fleming #address-cells = <1>; 285b31a1d8bSAndy Fleming #size-cells = <0>; 286b31a1d8bSAndy Fleming compatible = "fsl,gianfar-tbi"; 28784ba4a58SAnton Vorontsov reg = <0x520 0x20>; 288b31a1d8bSAndy Fleming 289b31a1d8bSAndy Fleming tbi3: tbi-phy@11 { 290b31a1d8bSAndy Fleming reg = <0x11>; 291b31a1d8bSAndy Fleming device_type = "tbi-phy"; 292b31a1d8bSAndy Fleming }; 2936dd1b64aSWolfgang Grandegger }; 2946dd1b64aSWolfgang Grandegger }; 2956dd1b64aSWolfgang Grandegger 2966dd1b64aSWolfgang Grandegger serial0: serial@4500 { 2976dd1b64aSWolfgang Grandegger cell-index = <0>; 2986dd1b64aSWolfgang Grandegger device_type = "serial"; 299f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 3006dd1b64aSWolfgang Grandegger reg = <0x4500 0x100>; // reg base, size 3016dd1b64aSWolfgang Grandegger clock-frequency = <0>; // should we fill in in uboot? 3026dd1b64aSWolfgang Grandegger current-speed = <115200>; 3036dd1b64aSWolfgang Grandegger interrupts = <42 2>; 3046dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 3056dd1b64aSWolfgang Grandegger }; 3066dd1b64aSWolfgang Grandegger 3076dd1b64aSWolfgang Grandegger serial1: serial@4600 { 3086dd1b64aSWolfgang Grandegger cell-index = <1>; 3096dd1b64aSWolfgang Grandegger device_type = "serial"; 310f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 3116dd1b64aSWolfgang Grandegger reg = <0x4600 0x100>; // reg base, size 3126dd1b64aSWolfgang Grandegger clock-frequency = <0>; // should we fill in in uboot? 3136dd1b64aSWolfgang Grandegger current-speed = <115200>; 3146dd1b64aSWolfgang Grandegger interrupts = <42 2>; 3156dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 3166dd1b64aSWolfgang Grandegger }; 3176dd1b64aSWolfgang Grandegger 3186dd1b64aSWolfgang Grandegger global-utilities@e0000 { // global utilities reg 3196dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8548-guts"; 3206dd1b64aSWolfgang Grandegger reg = <0xe0000 0x1000>; 3216dd1b64aSWolfgang Grandegger fsl,has-rstcr; 3226dd1b64aSWolfgang Grandegger }; 3236dd1b64aSWolfgang Grandegger 3246dd1b64aSWolfgang Grandegger mpic: pic@40000 { 3256dd1b64aSWolfgang Grandegger interrupt-controller; 3266dd1b64aSWolfgang Grandegger #address-cells = <0>; 3276dd1b64aSWolfgang Grandegger #interrupt-cells = <2>; 3286dd1b64aSWolfgang Grandegger reg = <0x40000 0x40000>; 3296dd1b64aSWolfgang Grandegger compatible = "chrp,open-pic"; 3306dd1b64aSWolfgang Grandegger device_type = "open-pic"; 3316dd1b64aSWolfgang Grandegger }; 3326dd1b64aSWolfgang Grandegger }; 3336dd1b64aSWolfgang Grandegger 3346dd1b64aSWolfgang Grandegger localbus@e0005000 { 3356dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8548-localbus", "fsl,pq3-localbus", 3366dd1b64aSWolfgang Grandegger "simple-bus"; 3376dd1b64aSWolfgang Grandegger #address-cells = <2>; 3386dd1b64aSWolfgang Grandegger #size-cells = <1>; 3396dd1b64aSWolfgang Grandegger reg = <0xe0005000 0x100>; // BRx, ORx, etc. 340c0f58950SDmitry Eremin-Solenikov interrupt-parent = <&mpic>; 341c0f58950SDmitry Eremin-Solenikov interrupts = <19 2>; 3426dd1b64aSWolfgang Grandegger 3436dd1b64aSWolfgang Grandegger ranges = < 3446dd1b64aSWolfgang Grandegger 0 0x0 0xfc000000 0x04000000 // NOR FLASH bank 1 3456dd1b64aSWolfgang Grandegger 1 0x0 0xf8000000 0x08000000 // NOR FLASH bank 0 346fa17a019SWolfgang Grandegger 2 0x0 0xe3000000 0x00008000 // CAN (2 x CC770) 3476dd1b64aSWolfgang Grandegger 3 0x0 0xe3010000 0x00008000 // NAND FLASH 3486dd1b64aSWolfgang Grandegger 3496dd1b64aSWolfgang Grandegger >; 3506dd1b64aSWolfgang Grandegger 3516dd1b64aSWolfgang Grandegger flash@1,0 { 3526dd1b64aSWolfgang Grandegger #address-cells = <1>; 3536dd1b64aSWolfgang Grandegger #size-cells = <1>; 3546dd1b64aSWolfgang Grandegger compatible = "cfi-flash"; 3556dd1b64aSWolfgang Grandegger reg = <1 0x0 0x8000000>; 3566dd1b64aSWolfgang Grandegger bank-width = <4>; 3576dd1b64aSWolfgang Grandegger device-width = <1>; 3586dd1b64aSWolfgang Grandegger 3596dd1b64aSWolfgang Grandegger partition@0 { 3606dd1b64aSWolfgang Grandegger label = "kernel"; 3616dd1b64aSWolfgang Grandegger reg = <0x00000000 0x00200000>; 3626dd1b64aSWolfgang Grandegger }; 3636dd1b64aSWolfgang Grandegger partition@200000 { 3646dd1b64aSWolfgang Grandegger label = "root"; 3656dd1b64aSWolfgang Grandegger reg = <0x00200000 0x00300000>; 3666dd1b64aSWolfgang Grandegger }; 3676dd1b64aSWolfgang Grandegger partition@500000 { 3686dd1b64aSWolfgang Grandegger label = "user"; 3696dd1b64aSWolfgang Grandegger reg = <0x00500000 0x07a00000>; 3706dd1b64aSWolfgang Grandegger }; 3716dd1b64aSWolfgang Grandegger partition@7f00000 { 3726dd1b64aSWolfgang Grandegger label = "env1"; 3736dd1b64aSWolfgang Grandegger reg = <0x07f00000 0x00040000>; 3746dd1b64aSWolfgang Grandegger }; 3756dd1b64aSWolfgang Grandegger partition@7f40000 { 3766dd1b64aSWolfgang Grandegger label = "env2"; 3776dd1b64aSWolfgang Grandegger reg = <0x07f40000 0x00040000>; 3786dd1b64aSWolfgang Grandegger }; 3796dd1b64aSWolfgang Grandegger partition@7f80000 { 3806dd1b64aSWolfgang Grandegger label = "u-boot"; 3816dd1b64aSWolfgang Grandegger reg = <0x07f80000 0x00080000>; 3826dd1b64aSWolfgang Grandegger read-only; 3836dd1b64aSWolfgang Grandegger }; 3846dd1b64aSWolfgang Grandegger }; 3856dd1b64aSWolfgang Grandegger 3866dd1b64aSWolfgang Grandegger /* Note: CAN support needs be enabled in U-Boot */ 387fa17a019SWolfgang Grandegger can@2,0 { 388fa17a019SWolfgang Grandegger compatible = "bosch,cc770"; // Bosch CC770 3896dd1b64aSWolfgang Grandegger reg = <2 0x0 0x100>; 3907a385241SWolfgang Grandegger interrupts = <4 1>; 3916dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 392fa17a019SWolfgang Grandegger bosch,external-clock-frequency = <16000000>; 393fa17a019SWolfgang Grandegger bosch,disconnect-rx1-input; 394fa17a019SWolfgang Grandegger bosch,disconnect-tx1-output; 395fa17a019SWolfgang Grandegger bosch,iso-low-speed-mux; 396fa17a019SWolfgang Grandegger bosch,clock-out-frequency = <16000000>; 3976dd1b64aSWolfgang Grandegger }; 3986dd1b64aSWolfgang Grandegger 399fa17a019SWolfgang Grandegger can@2,100 { 400fa17a019SWolfgang Grandegger compatible = "bosch,cc770"; // Bosch CC770 4016dd1b64aSWolfgang Grandegger reg = <2 0x100 0x100>; 4027a385241SWolfgang Grandegger interrupts = <4 1>; 4036dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 404fa17a019SWolfgang Grandegger bosch,external-clock-frequency = <16000000>; 405fa17a019SWolfgang Grandegger bosch,disconnect-rx1-input; 406fa17a019SWolfgang Grandegger bosch,disconnect-tx1-output; 407fa17a019SWolfgang Grandegger bosch,iso-low-speed-mux; 4086dd1b64aSWolfgang Grandegger }; 4096dd1b64aSWolfgang Grandegger 4106dd1b64aSWolfgang Grandegger /* Note: NAND support needs to be enabled in U-Boot */ 4116dd1b64aSWolfgang Grandegger upm@3,0 { 4126dd1b64aSWolfgang Grandegger #address-cells = <0>; 4136dd1b64aSWolfgang Grandegger #size-cells = <0>; 4147995c7e9SWolfgang Grandegger compatible = "tqc,tqm8548-upm-nand", "fsl,upm-nand"; 4156dd1b64aSWolfgang Grandegger reg = <3 0x0 0x800>; 4166dd1b64aSWolfgang Grandegger fsl,upm-addr-offset = <0x10>; 4176dd1b64aSWolfgang Grandegger fsl,upm-cmd-offset = <0x08>; 4187995c7e9SWolfgang Grandegger /* Micron MT29F8G08FAB multi-chip device */ 4197995c7e9SWolfgang Grandegger fsl,upm-addr-line-cs-offsets = <0x0 0x200>; 4207995c7e9SWolfgang Grandegger fsl,upm-wait-flags = <0x5>; 4216dd1b64aSWolfgang Grandegger chip-delay = <25>; // in micro-seconds 4226dd1b64aSWolfgang Grandegger 4236dd1b64aSWolfgang Grandegger nand@0 { 4246dd1b64aSWolfgang Grandegger #address-cells = <1>; 4256dd1b64aSWolfgang Grandegger #size-cells = <1>; 4266dd1b64aSWolfgang Grandegger 4276dd1b64aSWolfgang Grandegger partition@0 { 4286dd1b64aSWolfgang Grandegger label = "fs"; 4297995c7e9SWolfgang Grandegger reg = <0x00000000 0x10000000>; 4306dd1b64aSWolfgang Grandegger }; 4316dd1b64aSWolfgang Grandegger }; 4326dd1b64aSWolfgang Grandegger }; 4336dd1b64aSWolfgang Grandegger }; 4346dd1b64aSWolfgang Grandegger 4356dd1b64aSWolfgang Grandegger pci0: pci@e0008000 { 4366dd1b64aSWolfgang Grandegger #interrupt-cells = <1>; 4376dd1b64aSWolfgang Grandegger #size-cells = <2>; 4386dd1b64aSWolfgang Grandegger #address-cells = <3>; 4396dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 4406dd1b64aSWolfgang Grandegger device_type = "pci"; 4416dd1b64aSWolfgang Grandegger reg = <0xe0008000 0x1000>; 4426dd1b64aSWolfgang Grandegger clock-frequency = <33333333>; 4436dd1b64aSWolfgang Grandegger interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 4446dd1b64aSWolfgang Grandegger interrupt-map = < 4456dd1b64aSWolfgang Grandegger /* IDSEL 28 */ 4466dd1b64aSWolfgang Grandegger 0xe000 0 0 1 &mpic 2 1 44707c63839SDmitry Eremin-Solenikov 0xe000 0 0 2 &mpic 3 1 44807c63839SDmitry Eremin-Solenikov 0xe000 0 0 3 &mpic 6 1 44907c63839SDmitry Eremin-Solenikov 0xe000 0 0 4 &mpic 5 1 45007c63839SDmitry Eremin-Solenikov 45107c63839SDmitry Eremin-Solenikov /* IDSEL 11 */ 45207c63839SDmitry Eremin-Solenikov 0x5800 0 0 1 &mpic 6 1 45307c63839SDmitry Eremin-Solenikov 0x5800 0 0 2 &mpic 5 1 45407c63839SDmitry Eremin-Solenikov >; 4556dd1b64aSWolfgang Grandegger 4566dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 4576dd1b64aSWolfgang Grandegger interrupts = <24 2>; 4586dd1b64aSWolfgang Grandegger bus-range = <0 0>; 4596dd1b64aSWolfgang Grandegger ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000 4606dd1b64aSWolfgang Grandegger 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>; 4616dd1b64aSWolfgang Grandegger }; 4626dd1b64aSWolfgang Grandegger 4636dd1b64aSWolfgang Grandegger pci1: pcie@e000a000 { 4646dd1b64aSWolfgang Grandegger interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 4656dd1b64aSWolfgang Grandegger interrupt-map = < 4666dd1b64aSWolfgang Grandegger /* IDSEL 0x0 (PEX) */ 4676dd1b64aSWolfgang Grandegger 0x00000 0 0 1 &mpic 0 1 4686dd1b64aSWolfgang Grandegger 0x00000 0 0 2 &mpic 1 1 4696dd1b64aSWolfgang Grandegger 0x00000 0 0 3 &mpic 2 1 4706dd1b64aSWolfgang Grandegger 0x00000 0 0 4 &mpic 3 1>; 4716dd1b64aSWolfgang Grandegger 4726dd1b64aSWolfgang Grandegger interrupt-parent = <&mpic>; 4736dd1b64aSWolfgang Grandegger interrupts = <26 2>; 4746dd1b64aSWolfgang Grandegger bus-range = <0 0xff>; 4756dd1b64aSWolfgang Grandegger ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x20000000 4766dd1b64aSWolfgang Grandegger 0x01000000 0 0x00000000 0xef000000 0 0x08000000>; 4776dd1b64aSWolfgang Grandegger clock-frequency = <33333333>; 4786dd1b64aSWolfgang Grandegger #interrupt-cells = <1>; 4796dd1b64aSWolfgang Grandegger #size-cells = <2>; 4806dd1b64aSWolfgang Grandegger #address-cells = <3>; 4816dd1b64aSWolfgang Grandegger reg = <0xe000a000 0x1000>; 4826dd1b64aSWolfgang Grandegger compatible = "fsl,mpc8548-pcie"; 4836dd1b64aSWolfgang Grandegger device_type = "pci"; 4846dd1b64aSWolfgang Grandegger pcie@0 { 4856dd1b64aSWolfgang Grandegger reg = <0 0 0 0 0>; 4866dd1b64aSWolfgang Grandegger #size-cells = <2>; 4876dd1b64aSWolfgang Grandegger #address-cells = <3>; 4886dd1b64aSWolfgang Grandegger device_type = "pci"; 4896dd1b64aSWolfgang Grandegger ranges = <0x02000000 0 0xc0000000 0x02000000 0 4906dd1b64aSWolfgang Grandegger 0xc0000000 0 0x20000000 4916dd1b64aSWolfgang Grandegger 0x01000000 0 0x00000000 0x01000000 0 4926dd1b64aSWolfgang Grandegger 0x00000000 0 0x08000000>; 4936dd1b64aSWolfgang Grandegger }; 4946dd1b64aSWolfgang Grandegger }; 4956dd1b64aSWolfgang Grandegger}; 496