xref: /openbmc/linux/arch/powerpc/boot/dcr.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2f6dfc805SDavid Gibson #ifndef _PPC_BOOT_DCR_H_
3f6dfc805SDavid Gibson #define _PPC_BOOT_DCR_H_
4f6dfc805SDavid Gibson 
5f6dfc805SDavid Gibson #define mfdcr(rn) \
6f6dfc805SDavid Gibson 	({	\
7f6dfc805SDavid Gibson 		unsigned long rval; \
8f6dfc805SDavid Gibson 		asm volatile("mfdcr %0,%1" : "=r"(rval) : "i"(rn)); \
9f6dfc805SDavid Gibson 		rval; \
10f6dfc805SDavid Gibson 	})
11f6dfc805SDavid Gibson #define mtdcr(rn, val) \
12f6dfc805SDavid Gibson 	asm volatile("mtdcr %0,%1" : : "i"(rn), "r"(val))
13075bcf58STony Breeds #define mfdcrx(rn) \
14075bcf58STony Breeds 	({	\
15075bcf58STony Breeds 		unsigned long rval; \
16075bcf58STony Breeds 		asm volatile("mfdcrx %0,%1" : "=r"(rval) : "r"(rn)); \
17075bcf58STony Breeds 		rval; \
18075bcf58STony Breeds 	})
192a2c74b2SAlistair Popple #define mtdcrx(rn, val) \
202a2c74b2SAlistair Popple 	({	\
212a2c74b2SAlistair Popple 		asm volatile("mtdcrx %0,%1" : : "r"(rn), "r" (val)); \
222a2c74b2SAlistair Popple 	})
23f6dfc805SDavid Gibson 
24f6dfc805SDavid Gibson /* 440GP/440GX SDRAM controller DCRs */
25f6dfc805SDavid Gibson #define DCRN_SDRAM0_CFGADDR				0x010
26f6dfc805SDavid Gibson #define DCRN_SDRAM0_CFGDATA				0x011
27f6dfc805SDavid Gibson 
28d23f5099SBenjamin Herrenschmidt #define SDRAM0_READ(offset) ({\
29d23f5099SBenjamin Herrenschmidt 	mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
30d23f5099SBenjamin Herrenschmidt 	mfdcr(DCRN_SDRAM0_CFGDATA); })
31d23f5099SBenjamin Herrenschmidt #define SDRAM0_WRITE(offset, data) ({\
32d23f5099SBenjamin Herrenschmidt 	mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
33d23f5099SBenjamin Herrenschmidt 	mtdcr(DCRN_SDRAM0_CFGDATA, data); })
34d23f5099SBenjamin Herrenschmidt 
35f6dfc805SDavid Gibson #define 	SDRAM0_B0CR				0x40
36f6dfc805SDavid Gibson #define 	SDRAM0_B1CR				0x44
37f6dfc805SDavid Gibson #define 	SDRAM0_B2CR				0x48
38f6dfc805SDavid Gibson #define 	SDRAM0_B3CR				0x4c
39f6dfc805SDavid Gibson 
40d23f5099SBenjamin Herrenschmidt static const unsigned long sdram_bxcr[] = { SDRAM0_B0CR, SDRAM0_B1CR,
41d23f5099SBenjamin Herrenschmidt 					    SDRAM0_B2CR, SDRAM0_B3CR };
42f6dfc805SDavid Gibson 
43f6dfc805SDavid Gibson #define			SDRAM_CONFIG_BANK_ENABLE        0x00000001
44f6dfc805SDavid Gibson #define			SDRAM_CONFIG_SIZE_MASK          0x000e0000
45f6dfc805SDavid Gibson #define			SDRAM_CONFIG_BANK_SIZE(reg)	\
46f6dfc805SDavid Gibson 	(0x00400000 << ((reg & SDRAM_CONFIG_SIZE_MASK) >> 17))
47f6dfc805SDavid Gibson 
48b2ba34f3SDavid Gibson /* 440GP External Bus Controller (EBC) */
49b2ba34f3SDavid Gibson #define DCRN_EBC0_CFGADDR				0x012
50b2ba34f3SDavid Gibson #define DCRN_EBC0_CFGDATA				0x013
51b2ba34f3SDavid Gibson #define   EBC_NUM_BANKS					  8
52b2ba34f3SDavid Gibson #define   EBC_B0CR					  0x00
53b2ba34f3SDavid Gibson #define   EBC_B1CR					  0x01
54b2ba34f3SDavid Gibson #define   EBC_B2CR					  0x02
55b2ba34f3SDavid Gibson #define   EBC_B3CR					  0x03
56b2ba34f3SDavid Gibson #define   EBC_B4CR					  0x04
57b2ba34f3SDavid Gibson #define   EBC_B5CR					  0x05
58b2ba34f3SDavid Gibson #define   EBC_B6CR					  0x06
59b2ba34f3SDavid Gibson #define   EBC_B7CR					  0x07
60b2ba34f3SDavid Gibson #define   EBC_BXCR(n)					  (n)
61b2ba34f3SDavid Gibson #define	    EBC_BXCR_BAS				    0xfff00000
62b2ba34f3SDavid Gibson #define	    EBC_BXCR_BS				  	    0x000e0000
63b2ba34f3SDavid Gibson #define	    EBC_BXCR_BANK_SIZE(reg) \
64b2ba34f3SDavid Gibson 	(0x100000 << (((reg) & EBC_BXCR_BS) >> 17))
65b2ba34f3SDavid Gibson #define	    EBC_BXCR_BU				  	    0x00018000
66b2ba34f3SDavid Gibson #define	      EBC_BXCR_BU_OFF			  	      0x00000000
67b2ba34f3SDavid Gibson #define	      EBC_BXCR_BU_RO			  	      0x00008000
68b2ba34f3SDavid Gibson #define	      EBC_BXCR_BU_WO			  	      0x00010000
69b2ba34f3SDavid Gibson #define	      EBC_BXCR_BU_RW			  	      0x00018000
70b2ba34f3SDavid Gibson #define	    EBC_BXCR_BW				  	    0x00006000
71b2ba34f3SDavid Gibson #define   EBC_B0AP					  0x10
72b2ba34f3SDavid Gibson #define   EBC_B1AP					  0x11
73b2ba34f3SDavid Gibson #define   EBC_B2AP					  0x12
74b2ba34f3SDavid Gibson #define   EBC_B3AP					  0x13
75b2ba34f3SDavid Gibson #define   EBC_B4AP					  0x14
76b2ba34f3SDavid Gibson #define   EBC_B5AP					  0x15
77b2ba34f3SDavid Gibson #define   EBC_B6AP					  0x16
78b2ba34f3SDavid Gibson #define   EBC_B7AP					  0x17
79b2ba34f3SDavid Gibson #define   EBC_BXAP(n)					  (0x10+(n))
80b2ba34f3SDavid Gibson #define   EBC_BEAR					  0x20
81b2ba34f3SDavid Gibson #define   EBC_BESR					  0x21
82b2ba34f3SDavid Gibson #define   EBC_CFG					  0x23
83b2ba34f3SDavid Gibson #define   EBC_CID					  0x24
84b2ba34f3SDavid Gibson 
85f6dfc805SDavid Gibson /* 440GP Clock, PM, chip control */
86f6dfc805SDavid Gibson #define DCRN_CPC0_SR					0x0b0
87f6dfc805SDavid Gibson #define DCRN_CPC0_ER					0x0b1
88f6dfc805SDavid Gibson #define DCRN_CPC0_FR					0x0b2
89f6dfc805SDavid Gibson #define DCRN_CPC0_SYS0					0x0e0
90f6dfc805SDavid Gibson #define	  CPC0_SYS0_TUNE				  0xffc00000
91f6dfc805SDavid Gibson #define	  CPC0_SYS0_FBDV_MASK				  0x003c0000
92f6dfc805SDavid Gibson #define	  CPC0_SYS0_FWDVA_MASK				  0x00038000
93f6dfc805SDavid Gibson #define	  CPC0_SYS0_FWDVB_MASK				  0x00007000
94f6dfc805SDavid Gibson #define	  CPC0_SYS0_OPDV_MASK				  0x00000c00
95f6dfc805SDavid Gibson #define	  CPC0_SYS0_EPDV_MASK				  0x00000300
96f6dfc805SDavid Gibson /* Helper macros to compute the actual clock divider values from the
97f6dfc805SDavid Gibson  * encodings in the CPC0 register */
98f6dfc805SDavid Gibson #define	  CPC0_SYS0_FBDV(reg) \
99f6dfc805SDavid Gibson 		((((((reg) & CPC0_SYS0_FBDV_MASK) >> 18) - 1) & 0xf) + 1)
100f6dfc805SDavid Gibson #define	  CPC0_SYS0_FWDVA(reg) \
101f6dfc805SDavid Gibson 		(8 - (((reg) & CPC0_SYS0_FWDVA_MASK) >> 15))
102f6dfc805SDavid Gibson #define	  CPC0_SYS0_FWDVB(reg) \
103f6dfc805SDavid Gibson 		(8 - (((reg) & CPC0_SYS0_FWDVB_MASK) >> 12))
104f6dfc805SDavid Gibson #define	  CPC0_SYS0_OPDV(reg) \
105f6dfc805SDavid Gibson 		((((reg) & CPC0_SYS0_OPDV_MASK) >> 10) + 1)
106f6dfc805SDavid Gibson #define	  CPC0_SYS0_EPDV(reg) \
107f6dfc805SDavid Gibson 		((((reg) & CPC0_SYS0_EPDV_MASK) >> 8) + 1)
108f6dfc805SDavid Gibson #define	  CPC0_SYS0_EXTSL				  0x00000080
109f6dfc805SDavid Gibson #define	  CPC0_SYS0_RW_MASK				  0x00000060
110f6dfc805SDavid Gibson #define	  CPC0_SYS0_RL					  0x00000010
111f6dfc805SDavid Gibson #define	  CPC0_SYS0_ZMIISL_MASK				  0x0000000c
112f6dfc805SDavid Gibson #define	  CPC0_SYS0_BYPASS				  0x00000002
113f6dfc805SDavid Gibson #define	  CPC0_SYS0_NTO1				  0x00000001
114f6dfc805SDavid Gibson #define DCRN_CPC0_SYS1					0x0e1
115f6dfc805SDavid Gibson #define DCRN_CPC0_CUST0					0x0e2
116f6dfc805SDavid Gibson #define DCRN_CPC0_CUST1					0x0e3
117f6dfc805SDavid Gibson #define DCRN_CPC0_STRP0					0x0e4
118f6dfc805SDavid Gibson #define DCRN_CPC0_STRP1					0x0e5
119f6dfc805SDavid Gibson #define DCRN_CPC0_STRP2					0x0e6
120f6dfc805SDavid Gibson #define DCRN_CPC0_STRP3					0x0e7
121f6dfc805SDavid Gibson #define DCRN_CPC0_GPIO					0x0e8
122f6dfc805SDavid Gibson #define DCRN_CPC0_PLB					0x0e9
123f6dfc805SDavid Gibson #define DCRN_CPC0_CR1					0x0ea
124f6dfc805SDavid Gibson #define DCRN_CPC0_CR0					0x0eb
125f6dfc805SDavid Gibson #define	  CPC0_CR0_SWE					  0x80000000
126f6dfc805SDavid Gibson #define	  CPC0_CR0_CETE					  0x40000000
127f6dfc805SDavid Gibson #define	  CPC0_CR0_U1FCS				  0x20000000
128f6dfc805SDavid Gibson #define	  CPC0_CR0_U0DTE				  0x10000000
129f6dfc805SDavid Gibson #define	  CPC0_CR0_U0DRE				  0x08000000
130f6dfc805SDavid Gibson #define	  CPC0_CR0_U0DC					  0x04000000
131f6dfc805SDavid Gibson #define	  CPC0_CR0_U1DTE				  0x02000000
132f6dfc805SDavid Gibson #define	  CPC0_CR0_U1DRE				  0x01000000
133f6dfc805SDavid Gibson #define	  CPC0_CR0_U1DC					  0x00800000
134f6dfc805SDavid Gibson #define	  CPC0_CR0_U0EC					  0x00400000
135f6dfc805SDavid Gibson #define	  CPC0_CR0_U1EC					  0x00200000
136f6dfc805SDavid Gibson #define	  CPC0_CR0_UDIV_MASK				  0x001f0000
137f6dfc805SDavid Gibson #define	  CPC0_CR0_UDIV(reg) \
138f6dfc805SDavid Gibson 		((((reg) & CPC0_CR0_UDIV_MASK) >> 16) + 1)
139f6dfc805SDavid Gibson #define DCRN_CPC0_MIRQ0					0x0ec
140f6dfc805SDavid Gibson #define DCRN_CPC0_MIRQ1					0x0ed
141f6dfc805SDavid Gibson #define DCRN_CPC0_JTAGID				0x0ef
142f6dfc805SDavid Gibson 
143e90f3b74SJosh Boyer #define DCRN_MAL0_CFG					0x180
144e90f3b74SJosh Boyer #define MAL_RESET 0x80000000
145e90f3b74SJosh Boyer 
1462ba4573cSJosh Boyer /* 440EP Clock/Power-on Reset regs */
1472ba4573cSJosh Boyer #define DCRN_CPR0_ADDR	0xc
1482ba4573cSJosh Boyer #define DCRN_CPR0_DATA	0xd
1492ba4573cSJosh Boyer #define CPR0_PLLD0	0x60
1502ba4573cSJosh Boyer #define CPR0_OPBD0	0xc0
1512ba4573cSJosh Boyer #define CPR0_PERD0	0xe0
1522ba4573cSJosh Boyer #define CPR0_PRIMBD0	0xa0
1532ba4573cSJosh Boyer #define CPR0_SCPID	0x120
1542ba4573cSJosh Boyer #define CPR0_PLLC0	0x40
1552ba4573cSJosh Boyer 
1565326152fSJosh Boyer /* 405GP Clocking/Power Management/Chip Control regs */
1575326152fSJosh Boyer #define DCRN_CPC0_PLLMR 0xb0
1585326152fSJosh Boyer #define DCRN_405_CPC0_CR0 0xb1
1595326152fSJosh Boyer #define DCRN_405_CPC0_CR1 0xb2
1602af59f7dSMatthias Fuchs #define DCRN_405_CPC0_PSR 0xb4
1615326152fSJosh Boyer 
1622af59f7dSMatthias Fuchs /* 405EP Clocking/Power Management/Chip Control regs */
1632af59f7dSMatthias Fuchs #define DCRN_CPC0_PLLMR0  0xf0
1642af59f7dSMatthias Fuchs #define DCRN_CPC0_PLLMR1  0xf4
1652af59f7dSMatthias Fuchs #define DCRN_CPC0_UCR     0xf5
166bc0b4e7fSBenjamin Herrenschmidt 
1670484c1dfSTiejun Chen /* 440GX/405EX Clock Control reg */
168bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_CLKUPD				0x020
169bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_PLLC					0x040
170bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_PLLD					0x060
171bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_PRIMAD				0x080
172bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_PRIMBD				0x0a0
173bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_OPBD					0x0c0
174bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_PERD					0x0e0
175bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_MALD					0x100
176bc0b4e7fSBenjamin Herrenschmidt 
177190de005SBenjamin Herrenschmidt #define DCRN_SDR0_CONFIG_ADDR 	0xe
178190de005SBenjamin Herrenschmidt #define DCRN_SDR0_CONFIG_DATA	0xf
179190de005SBenjamin Herrenschmidt 
180190de005SBenjamin Herrenschmidt /* SDR read/write helper macros */
181190de005SBenjamin Herrenschmidt #define SDR0_READ(offset) ({\
182190de005SBenjamin Herrenschmidt 	mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
183190de005SBenjamin Herrenschmidt 	mfdcr(DCRN_SDR0_CONFIG_DATA); })
184190de005SBenjamin Herrenschmidt #define SDR0_WRITE(offset, data) ({\
185190de005SBenjamin Herrenschmidt 	mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
186190de005SBenjamin Herrenschmidt 	mtdcr(DCRN_SDR0_CONFIG_DATA, data); })
187190de005SBenjamin Herrenschmidt 
188190de005SBenjamin Herrenschmidt #define DCRN_SDR0_UART0		0x0120
189190de005SBenjamin Herrenschmidt #define DCRN_SDR0_UART1		0x0121
190190de005SBenjamin Herrenschmidt #define DCRN_SDR0_UART2		0x0122
191190de005SBenjamin Herrenschmidt #define DCRN_SDR0_UART3		0x0123
192190de005SBenjamin Herrenschmidt 
193190de005SBenjamin Herrenschmidt 
194bc0b4e7fSBenjamin Herrenschmidt /* CPRs read/write helper macros - based off include/asm-ppc/ibm44x.h */
195bc0b4e7fSBenjamin Herrenschmidt 
196bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_CFGADDR				0xc
197bc0b4e7fSBenjamin Herrenschmidt #define DCRN_CPR0_CFGDATA				0xd
198bc0b4e7fSBenjamin Herrenschmidt 
199bc0b4e7fSBenjamin Herrenschmidt #define CPR0_READ(offset) ({\
200bc0b4e7fSBenjamin Herrenschmidt 	mtdcr(DCRN_CPR0_CFGADDR, offset); \
201bc0b4e7fSBenjamin Herrenschmidt 	mfdcr(DCRN_CPR0_CFGDATA); })
202bc0b4e7fSBenjamin Herrenschmidt #define CPR0_WRITE(offset, data) ({\
203bc0b4e7fSBenjamin Herrenschmidt 	mtdcr(DCRN_CPR0_CFGADDR, offset); \
204bc0b4e7fSBenjamin Herrenschmidt 	mtdcr(DCRN_CPR0_CFGDATA, data); })
205bc0b4e7fSBenjamin Herrenschmidt 
206bc0b4e7fSBenjamin Herrenschmidt 
207bc0b4e7fSBenjamin Herrenschmidt 
208f6dfc805SDavid Gibson #endif	/* _PPC_BOOT_DCR_H_ */
209