1deae26bfSKyle McMartin #ifndef __PARISC_PATPDC_H 2deae26bfSKyle McMartin #define __PARISC_PATPDC_H 3deae26bfSKyle McMartin 4deae26bfSKyle McMartin /* 5deae26bfSKyle McMartin * This file is subject to the terms and conditions of the GNU General Public 6deae26bfSKyle McMartin * License. See the file "COPYING" in the main directory of this archive 7deae26bfSKyle McMartin * for more details. 8deae26bfSKyle McMartin * 9deae26bfSKyle McMartin * Copyright 2000 (c) Hewlett Packard (Paul Bame <bame()spam.parisc-linux.org>) 10deae26bfSKyle McMartin * Copyright 2000,2004 (c) Grant Grundler <grundler()nahspam.parisc-linux.org> 11deae26bfSKyle McMartin */ 12deae26bfSKyle McMartin 13deae26bfSKyle McMartin 14deae26bfSKyle McMartin #define PDC_PAT_CELL 64L /* Interface for gaining and 15deae26bfSKyle McMartin * manipulatin g cell state within PD */ 16deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_NUMBER 0L /* Return Cell number */ 17deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_INFO 1L /* Returns info about Cell */ 18deae26bfSKyle McMartin #define PDC_PAT_CELL_MODULE 2L /* Returns info about Module */ 19deae26bfSKyle McMartin #define PDC_PAT_CELL_SET_ATTENTION 9L /* Set Cell Attention indicator */ 20deae26bfSKyle McMartin #define PDC_PAT_CELL_NUMBER_TO_LOC 10L /* Cell Number -> Location */ 21deae26bfSKyle McMartin #define PDC_PAT_CELL_WALK_FABRIC 11L /* Walk the Fabric */ 22deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_RDT_SIZE 12L /* Return Route Distance Table Sizes */ 23deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_RDT 13L /* Return Route Distance Tables */ 24deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_LOCAL_PDH_SZ 14L /* Read Local PDH Buffer Size */ 25deae26bfSKyle McMartin #define PDC_PAT_CELL_SET_LOCAL_PDH 15L /* Write Local PDH Buffer */ 26deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_REMOTE_PDH_SZ 16L /* Return Remote PDH Buffer Size */ 27deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_REMOTE_PDH 17L /* Read Remote PDH Buffer */ 28deae26bfSKyle McMartin #define PDC_PAT_CELL_GET_DBG_INFO 128L /* Return DBG Buffer Info */ 29deae26bfSKyle McMartin #define PDC_PAT_CELL_CHANGE_ALIAS 129L /* Change Non-Equivalent Alias Chacking */ 30deae26bfSKyle McMartin 31deae26bfSKyle McMartin 32deae26bfSKyle McMartin /* 33deae26bfSKyle McMartin ** Arg to PDC_PAT_CELL_MODULE memaddr[4] 34deae26bfSKyle McMartin ** 35deae26bfSKyle McMartin ** Addresses on the Merced Bus != all Runway Bus addresses. 36deae26bfSKyle McMartin ** This is intended for programming SBA/LBA chips range registers. 37deae26bfSKyle McMartin */ 38deae26bfSKyle McMartin #define IO_VIEW 0UL 39deae26bfSKyle McMartin #define PA_VIEW 1UL 40deae26bfSKyle McMartin 41deae26bfSKyle McMartin /* PDC_PAT_CELL_MODULE entity type values */ 42deae26bfSKyle McMartin #define PAT_ENTITY_CA 0 /* central agent */ 43deae26bfSKyle McMartin #define PAT_ENTITY_PROC 1 /* processor */ 44deae26bfSKyle McMartin #define PAT_ENTITY_MEM 2 /* memory controller */ 45deae26bfSKyle McMartin #define PAT_ENTITY_SBA 3 /* system bus adapter */ 46deae26bfSKyle McMartin #define PAT_ENTITY_LBA 4 /* local bus adapter */ 47deae26bfSKyle McMartin #define PAT_ENTITY_PBC 5 /* processor bus converter */ 48deae26bfSKyle McMartin #define PAT_ENTITY_XBC 6 /* crossbar fabric connect */ 49deae26bfSKyle McMartin #define PAT_ENTITY_RC 7 /* fabric interconnect */ 50deae26bfSKyle McMartin 51deae26bfSKyle McMartin /* PDC_PAT_CELL_MODULE address range type values */ 52deae26bfSKyle McMartin #define PAT_PBNUM 0 /* PCI Bus Number */ 53deae26bfSKyle McMartin #define PAT_LMMIO 1 /* < 4G MMIO Space */ 54deae26bfSKyle McMartin #define PAT_GMMIO 2 /* > 4G MMIO Space */ 55deae26bfSKyle McMartin #define PAT_NPIOP 3 /* Non Postable I/O Port Space */ 56deae26bfSKyle McMartin #define PAT_PIOP 4 /* Postable I/O Port Space */ 57deae26bfSKyle McMartin #define PAT_AHPA 5 /* Addional HPA Space */ 58deae26bfSKyle McMartin #define PAT_UFO 6 /* HPA Space (UFO for Mariposa) */ 59deae26bfSKyle McMartin #define PAT_GNIP 7 /* GNI Reserved Space */ 60deae26bfSKyle McMartin 61deae26bfSKyle McMartin 62deae26bfSKyle McMartin 63deae26bfSKyle McMartin /* PDC PAT CHASSIS LOG -- Platform logging & forward progress functions */ 64deae26bfSKyle McMartin 65deae26bfSKyle McMartin #define PDC_PAT_CHASSIS_LOG 65L 66deae26bfSKyle McMartin #define PDC_PAT_CHASSIS_WRITE_LOG 0L /* Write Log Entry */ 67deae26bfSKyle McMartin #define PDC_PAT_CHASSIS_READ_LOG 1L /* Read Log Entry */ 68deae26bfSKyle McMartin 69deae26bfSKyle McMartin 70d578bf28SHelge Deller /* PDC PAT COMPLEX */ 71d578bf28SHelge Deller 72d578bf28SHelge Deller #define PDC_PAT_COMPLEX 66L 73d578bf28SHelge Deller 74deae26bfSKyle McMartin /* PDC PAT CPU -- CPU configuration within the protection domain */ 75deae26bfSKyle McMartin 76deae26bfSKyle McMartin #define PDC_PAT_CPU 67L 77deae26bfSKyle McMartin #define PDC_PAT_CPU_INFO 0L /* Return CPU config info */ 78deae26bfSKyle McMartin #define PDC_PAT_CPU_DELETE 1L /* Delete CPU */ 79deae26bfSKyle McMartin #define PDC_PAT_CPU_ADD 2L /* Add CPU */ 80deae26bfSKyle McMartin #define PDC_PAT_CPU_GET_NUMBER 3L /* Return CPU Number */ 81deae26bfSKyle McMartin #define PDC_PAT_CPU_GET_HPA 4L /* Return CPU HPA */ 82deae26bfSKyle McMartin #define PDC_PAT_CPU_STOP 5L /* Stop CPU */ 83deae26bfSKyle McMartin #define PDC_PAT_CPU_RENDEZVOUS 6L /* Rendezvous CPU */ 84deae26bfSKyle McMartin #define PDC_PAT_CPU_GET_CLOCK_INFO 7L /* Return CPU Clock info */ 85deae26bfSKyle McMartin #define PDC_PAT_CPU_GET_RENDEZVOUS_STATE 8L /* Return Rendezvous State */ 86*db2b0d76SHelge Deller #define PDC_PAT_CPU_GET_PDC_ENTRYPOINT 11L /* Return PDC Entry point */ 87deae26bfSKyle McMartin #define PDC_PAT_CPU_PLUNGE_FABRIC 128L /* Plunge Fabric */ 88deae26bfSKyle McMartin #define PDC_PAT_CPU_UPDATE_CACHE_CLEANSING 129L /* Manipulate Cache 89deae26bfSKyle McMartin * Cleansing Mode */ 90deae26bfSKyle McMartin /* PDC PAT EVENT -- Platform Events */ 91deae26bfSKyle McMartin 92deae26bfSKyle McMartin #define PDC_PAT_EVENT 68L 93deae26bfSKyle McMartin #define PDC_PAT_EVENT_GET_CAPS 0L /* Get Capabilities */ 94deae26bfSKyle McMartin #define PDC_PAT_EVENT_SET_MODE 1L /* Set Notification Mode */ 95deae26bfSKyle McMartin #define PDC_PAT_EVENT_SCAN 2L /* Scan Event */ 96deae26bfSKyle McMartin #define PDC_PAT_EVENT_HANDLE 3L /* Handle Event */ 97deae26bfSKyle McMartin #define PDC_PAT_EVENT_GET_NB_CALL 4L /* Get Non-Blocking call Args */ 98deae26bfSKyle McMartin 99deae26bfSKyle McMartin /* PDC PAT HPMC -- Cause processor to go into spin loop, and wait 100deae26bfSKyle McMartin * for wake up from Monarch Processor. 101deae26bfSKyle McMartin */ 102deae26bfSKyle McMartin 103deae26bfSKyle McMartin #define PDC_PAT_HPMC 70L 104deae26bfSKyle McMartin #define PDC_PAT_HPMC_RENDEZ_CPU 0L /* go into spin loop */ 105deae26bfSKyle McMartin #define PDC_PAT_HPMC_SET_PARAMS 1L /* Allows OS to specify intr which PDC 106deae26bfSKyle McMartin * will use to interrupt OS during 107deae26bfSKyle McMartin * machine check rendezvous */ 108deae26bfSKyle McMartin 109deae26bfSKyle McMartin /* parameters for PDC_PAT_HPMC_SET_PARAMS: */ 110deae26bfSKyle McMartin #define HPMC_SET_PARAMS_INTR 1L /* Rendezvous Interrupt */ 111deae26bfSKyle McMartin #define HPMC_SET_PARAMS_WAKE 2L /* Wake up processor */ 112deae26bfSKyle McMartin 113deae26bfSKyle McMartin 114deae26bfSKyle McMartin /* PDC PAT IO -- On-line services for I/O modules */ 115deae26bfSKyle McMartin 116deae26bfSKyle McMartin #define PDC_PAT_IO 71L 117deae26bfSKyle McMartin #define PDC_PAT_IO_GET_SLOT_STATUS 5L /* Get Slot Status Info*/ 118deae26bfSKyle McMartin #define PDC_PAT_IO_GET_LOC_FROM_HARDWARE 6L /* Get Physical Location from */ 119deae26bfSKyle McMartin /* Hardware Path */ 120deae26bfSKyle McMartin #define PDC_PAT_IO_GET_HARDWARE_FROM_LOC 7L /* Get Hardware Path from 121deae26bfSKyle McMartin * Physical Location */ 122deae26bfSKyle McMartin #define PDC_PAT_IO_GET_PCI_CONFIG_FROM_HW 11L /* Get PCI Configuration 123deae26bfSKyle McMartin * Address from Hardware Path */ 124deae26bfSKyle McMartin #define PDC_PAT_IO_GET_HW_FROM_PCI_CONFIG 12L /* Get Hardware Path 125deae26bfSKyle McMartin * from PCI Configuration Address */ 126deae26bfSKyle McMartin #define PDC_PAT_IO_READ_HOST_BRIDGE_INFO 13L /* Read Host Bridge State Info */ 127deae26bfSKyle McMartin #define PDC_PAT_IO_CLEAR_HOST_BRIDGE_INFO 14L /* Clear Host Bridge State Info*/ 128deae26bfSKyle McMartin #define PDC_PAT_IO_GET_PCI_ROUTING_TABLE_SIZE 15L /* Get PCI INT Routing Table 129deae26bfSKyle McMartin * Size */ 130deae26bfSKyle McMartin #define PDC_PAT_IO_GET_PCI_ROUTING_TABLE 16L /* Get PCI INT Routing Table */ 131deae26bfSKyle McMartin #define PDC_PAT_IO_GET_HINT_TABLE_SIZE 17L /* Get Hint Table Size */ 132deae26bfSKyle McMartin #define PDC_PAT_IO_GET_HINT_TABLE 18L /* Get Hint Table */ 133deae26bfSKyle McMartin #define PDC_PAT_IO_PCI_CONFIG_READ 19L /* PCI Config Read */ 134deae26bfSKyle McMartin #define PDC_PAT_IO_PCI_CONFIG_WRITE 20L /* PCI Config Write */ 135deae26bfSKyle McMartin #define PDC_PAT_IO_GET_NUM_IO_SLOTS 21L /* Get Number of I/O Bay Slots in 136deae26bfSKyle McMartin * Cabinet */ 137deae26bfSKyle McMartin #define PDC_PAT_IO_GET_LOC_IO_SLOTS 22L /* Get Physical Location of I/O */ 138deae26bfSKyle McMartin /* Bay Slots in Cabinet */ 139deae26bfSKyle McMartin #define PDC_PAT_IO_BAY_STATUS_INFO 28L /* Get I/O Bay Slot Status Info */ 140deae26bfSKyle McMartin #define PDC_PAT_IO_GET_PROC_VIEW 29L /* Get Processor view of IO address */ 141deae26bfSKyle McMartin #define PDC_PAT_IO_PROG_SBA_DIR_RANGE 30L /* Program directed range */ 142deae26bfSKyle McMartin 143deae26bfSKyle McMartin 144deae26bfSKyle McMartin /* PDC PAT MEM -- Manage memory page deallocation */ 145deae26bfSKyle McMartin 146deae26bfSKyle McMartin #define PDC_PAT_MEM 72L 147deae26bfSKyle McMartin #define PDC_PAT_MEM_PD_INFO 0L /* Return PDT info for PD */ 148deae26bfSKyle McMartin #define PDC_PAT_MEM_PD_CLEAR 1L /* Clear PDT for PD */ 149deae26bfSKyle McMartin #define PDC_PAT_MEM_PD_READ 2L /* Read PDT entries for PD */ 150deae26bfSKyle McMartin #define PDC_PAT_MEM_PD_RESET 3L /* Reset clear bit for PD */ 151deae26bfSKyle McMartin #define PDC_PAT_MEM_CELL_INFO 5L /* Return PDT info For Cell */ 152deae26bfSKyle McMartin #define PDC_PAT_MEM_CELL_CLEAR 6L /* Clear PDT For Cell */ 153deae26bfSKyle McMartin #define PDC_PAT_MEM_CELL_READ 7L /* Read PDT entries For Cell */ 154deae26bfSKyle McMartin #define PDC_PAT_MEM_CELL_RESET 8L /* Reset clear bit For Cell */ 155c9c2877dSHelge Deller #define PDC_PAT_MEM_SETGM 9L /* Set Good Memory value */ 156deae26bfSKyle McMartin #define PDC_PAT_MEM_ADD_PAGE 10L /* ADDs a page to the cell */ 157deae26bfSKyle McMartin #define PDC_PAT_MEM_ADDRESS 11L /* Get Physical Location From */ 158deae26bfSKyle McMartin /* Memory Address */ 159deae26bfSKyle McMartin #define PDC_PAT_MEM_GET_TXT_SIZE 12L /* Get Formatted Text Size */ 160deae26bfSKyle McMartin #define PDC_PAT_MEM_GET_PD_TXT 13L /* Get PD Formatted Text */ 161deae26bfSKyle McMartin #define PDC_PAT_MEM_GET_CELL_TXT 14L /* Get Cell Formatted Text */ 162deae26bfSKyle McMartin #define PDC_PAT_MEM_RD_STATE_INFO 15L /* Read Mem Module State Info*/ 163deae26bfSKyle McMartin #define PDC_PAT_MEM_CLR_STATE_INFO 16L /*Clear Mem Module State Info*/ 164deae26bfSKyle McMartin #define PDC_PAT_MEM_CLEAN_RANGE 128L /*Clean Mem in specific range*/ 165deae26bfSKyle McMartin #define PDC_PAT_MEM_GET_TBL_SIZE 131L /* Get Memory Table Size */ 166deae26bfSKyle McMartin #define PDC_PAT_MEM_GET_TBL 132L /* Get Memory Table */ 167deae26bfSKyle McMartin 168deae26bfSKyle McMartin 169deae26bfSKyle McMartin /* PDC PAT NVOLATILE -- Access Non-Volatile Memory */ 170deae26bfSKyle McMartin 171deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE 73L 172deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE_READ 0L /* Read Non-Volatile Memory */ 173deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE_WRITE 1L /* Write Non-Volatile Memory */ 174deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE_GET_SIZE 2L /* Return size of NVM */ 175deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE_VERIFY 3L /* Verify contents of NVM */ 176deae26bfSKyle McMartin #define PDC_PAT_NVOLATILE_INIT 4L /* Initialize NVM */ 177deae26bfSKyle McMartin 178deae26bfSKyle McMartin /* PDC PAT PD */ 179deae26bfSKyle McMartin #define PDC_PAT_PD 74L /* Protection Domain Info */ 180deae26bfSKyle McMartin #define PDC_PAT_PD_GET_ADDR_MAP 0L /* Get Address Map */ 181fe8376dbSHelge Deller #define PDC_PAT_PD_GET_PDC_INTERF_REV 1L /* Get PDC Interface Revisions */ 182fe8376dbSHelge Deller 183fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_SERIALIZE (1UL << 0) 184fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_POLLING (1UL << 1) 185fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_NBC (1UL << 2) /* non-blocking calls */ 186fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_UFO (1UL << 3) 187fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_IODC_32 (1UL << 4) 188fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_IODC_64 (1UL << 5) 189fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_PDC_HPMC_RENDEZ (1UL << 6) 190fe8376dbSHelge Deller #define PDC_PAT_CAPABILITY_BIT_SIMULTANEOUS_PTLB (1UL << 7) 191deae26bfSKyle McMartin 192deae26bfSKyle McMartin /* PDC_PAT_PD_GET_ADDR_MAP entry types */ 193deae26bfSKyle McMartin #define PAT_MEMORY_DESCRIPTOR 1 194deae26bfSKyle McMartin 195deae26bfSKyle McMartin /* PDC_PAT_PD_GET_ADDR_MAP memory types */ 196deae26bfSKyle McMartin #define PAT_MEMTYPE_MEMORY 0 197deae26bfSKyle McMartin #define PAT_MEMTYPE_FIRMWARE 4 198deae26bfSKyle McMartin 199deae26bfSKyle McMartin /* PDC_PAT_PD_GET_ADDR_MAP memory usage */ 200deae26bfSKyle McMartin #define PAT_MEMUSE_GENERAL 0 201deae26bfSKyle McMartin #define PAT_MEMUSE_GI 128 202deae26bfSKyle McMartin #define PAT_MEMUSE_GNI 129 203deae26bfSKyle McMartin 2048dbac774SHelge Deller /* PDC PAT REGISTER TOC */ 2058dbac774SHelge Deller #define PDC_PAT_REGISTER_TOC 75L 2068dbac774SHelge Deller #define PDC_PAT_TOC_REGISTER_VECTOR 0L /* Register TOC Vector */ 2078dbac774SHelge Deller #define PDC_PAT_TOC_READ_VECTOR 1L /* Read TOC Vector */ 2088dbac774SHelge Deller 2098dbac774SHelge Deller /* PDC PAT SYSTEM_INFO */ 2108dbac774SHelge Deller #define PDC_PAT_SYSTEM_INFO 76L 2118dbac774SHelge Deller /* PDC_PAT_SYSTEM_INFO uses the same options as PDC_SYSTEM_INFO function. */ 212deae26bfSKyle McMartin 213deae26bfSKyle McMartin #ifndef __ASSEMBLY__ 214deae26bfSKyle McMartin #include <linux/types.h> 215deae26bfSKyle McMartin 216deae26bfSKyle McMartin #ifdef CONFIG_64BIT 217deae26bfSKyle McMartin #define is_pdc_pat() (PDC_TYPE_PAT == pdc_type) 218deae26bfSKyle McMartin extern int pdc_pat_get_irt_size(unsigned long *num_entries, unsigned long cell_num); 219deae26bfSKyle McMartin extern int pdc_pat_get_irt(void *r_addr, unsigned long cell_num); 220deae26bfSKyle McMartin #else /* ! CONFIG_64BIT */ 221deae26bfSKyle McMartin /* No PAT support for 32-bit kernels...sorry */ 222deae26bfSKyle McMartin #define is_pdc_pat() (0) 223deae26bfSKyle McMartin #define pdc_pat_get_irt_size(num_entries, cell_numn) PDC_BAD_PROC 224deae26bfSKyle McMartin #define pdc_pat_get_irt(r_addr, cell_num) PDC_BAD_PROC 225deae26bfSKyle McMartin #endif /* ! CONFIG_64BIT */ 226deae26bfSKyle McMartin 227deae26bfSKyle McMartin 228deae26bfSKyle McMartin struct pdc_pat_cell_num { 229deae26bfSKyle McMartin unsigned long cell_num; 230deae26bfSKyle McMartin unsigned long cell_loc; 231deae26bfSKyle McMartin }; 232deae26bfSKyle McMartin 233deae26bfSKyle McMartin struct pdc_pat_cpu_num { 234deae26bfSKyle McMartin unsigned long cpu_num; 235deae26bfSKyle McMartin unsigned long cpu_loc; 236deae26bfSKyle McMartin }; 237deae26bfSKyle McMartin 238c9c2877dSHelge Deller struct pdc_pat_mem_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_PD_INFO (return info) */ 239c9c2877dSHelge Deller unsigned int ke; /* bit 0: memory inside good memory? */ 240c9c2877dSHelge Deller unsigned int current_pdt_entries:16; 241c9c2877dSHelge Deller unsigned int max_pdt_entries:16; 242c9c2877dSHelge Deller unsigned long Cs_bitmap; 243c9c2877dSHelge Deller unsigned long Ic_bitmap; 244c9c2877dSHelge Deller unsigned long good_mem; 245c9c2877dSHelge Deller unsigned long first_dbe_loc; /* first location of double bit error */ 246c9c2877dSHelge Deller unsigned long clear_time; /* last PDT clear time (since Jan 1970) */ 247c9c2877dSHelge Deller }; 248c9c2877dSHelge Deller 2498a5aa00eSHelge Deller struct pdc_pat_mem_cell_pdt_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_CELL_INFO */ 2508a5aa00eSHelge Deller u64 reserved:32; 2518a5aa00eSHelge Deller u64 cs:1; /* clear status: cleared since the last call? */ 2528a5aa00eSHelge Deller u64 current_pdt_entries:15; 2538a5aa00eSHelge Deller u64 ic:1; /* interleaving had to be changed ? */ 2548a5aa00eSHelge Deller u64 max_pdt_entries:15; 2558a5aa00eSHelge Deller unsigned long good_mem; 2568a5aa00eSHelge Deller unsigned long first_dbe_loc; /* first location of double bit error */ 2578a5aa00eSHelge Deller unsigned long clear_time; /* last PDT clear time (since Jan 1970) */ 2588a5aa00eSHelge Deller }; 2598a5aa00eSHelge Deller 2608a5aa00eSHelge Deller 261c9c2877dSHelge Deller struct pdc_pat_mem_read_pd_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_PD_READ */ 262c9c2877dSHelge Deller unsigned long actual_count_bytes; 263c9c2877dSHelge Deller unsigned long pdt_entries; 264c9c2877dSHelge Deller }; 265c9c2877dSHelge Deller 26625a9b765SHelge Deller struct pdc_pat_mem_phys_mem_location { /* PDC_PAT_MEM/PDC_PAT_MEM_ADDRESS */ 26725a9b765SHelge Deller u64 cabinet:8; 26825a9b765SHelge Deller u64 ign1:8; 26925a9b765SHelge Deller u64 ign2:8; 27025a9b765SHelge Deller u64 cell_slot:8; 27125a9b765SHelge Deller u64 ign3:8; 27225a9b765SHelge Deller u64 dimm_slot:8; /* DIMM slot, e.g. 0x1A, 0x2B, show user hex value! */ 27325a9b765SHelge Deller u64 ign4:8; 27425a9b765SHelge Deller u64 source:4; /* for mem: always 0x07 */ 27525a9b765SHelge Deller u64 source_detail:4; /* for mem: always 0x04 (SIMM or DIMM) */ 27625a9b765SHelge Deller }; 277c9c2877dSHelge Deller 278deae26bfSKyle McMartin struct pdc_pat_pd_addr_map_entry { 279deae26bfSKyle McMartin unsigned char entry_type; /* 1 = Memory Descriptor Entry Type */ 280deae26bfSKyle McMartin unsigned char reserve1[5]; 281deae26bfSKyle McMartin unsigned char memory_type; 282deae26bfSKyle McMartin unsigned char memory_usage; 283deae26bfSKyle McMartin unsigned long paddr; 284deae26bfSKyle McMartin unsigned int pages; /* Length in 4K pages */ 285deae26bfSKyle McMartin unsigned int reserve2; 286deae26bfSKyle McMartin unsigned long cell_map; 287deae26bfSKyle McMartin }; 288deae26bfSKyle McMartin 289deae26bfSKyle McMartin /******************************************************************** 290deae26bfSKyle McMartin * PDC_PAT_CELL[Return Cell Module] memaddr[0] conf_base_addr 291deae26bfSKyle McMartin * ---------------------------------------------------------- 292deae26bfSKyle McMartin * Bit 0 to 51 - conf_base_addr 293deae26bfSKyle McMartin * Bit 52 to 62 - reserved 294deae26bfSKyle McMartin * Bit 63 - endianess bit 295deae26bfSKyle McMartin ********************************************************************/ 296deae26bfSKyle McMartin #define PAT_GET_CBA(value) ((value) & 0xfffffffffffff000UL) 297deae26bfSKyle McMartin 298deae26bfSKyle McMartin /******************************************************************** 299deae26bfSKyle McMartin * PDC_PAT_CELL[Return Cell Module] memaddr[1] mod_info 300deae26bfSKyle McMartin * ---------------------------------------------------- 301deae26bfSKyle McMartin * Bit 0 to 7 - entity type 302deae26bfSKyle McMartin * 0 = central agent, 1 = processor, 303deae26bfSKyle McMartin * 2 = memory controller, 3 = system bus adapter, 304deae26bfSKyle McMartin * 4 = local bus adapter, 5 = processor bus converter, 305deae26bfSKyle McMartin * 6 = crossbar fabric connect, 7 = fabric interconnect, 306deae26bfSKyle McMartin * 8 to 254 reserved, 255 = unknown. 307deae26bfSKyle McMartin * Bit 8 to 15 - DVI 308deae26bfSKyle McMartin * Bit 16 to 23 - IOC functions 309deae26bfSKyle McMartin * Bit 24 to 39 - reserved 310deae26bfSKyle McMartin * Bit 40 to 63 - mod_pages 311deae26bfSKyle McMartin * number of 4K pages a module occupies starting at conf_base_addr 312deae26bfSKyle McMartin ********************************************************************/ 313deae26bfSKyle McMartin #define PAT_GET_ENTITY(value) (((value) >> 56) & 0xffUL) 314deae26bfSKyle McMartin #define PAT_GET_DVI(value) (((value) >> 48) & 0xffUL) 315deae26bfSKyle McMartin #define PAT_GET_IOC(value) (((value) >> 40) & 0xffUL) 316deae26bfSKyle McMartin #define PAT_GET_MOD_PAGES(value) ((value) & 0xffffffUL) 317deae26bfSKyle McMartin 318deae26bfSKyle McMartin 319deae26bfSKyle McMartin /* 320deae26bfSKyle McMartin ** PDC_PAT_CELL_GET_INFO return block 321deae26bfSKyle McMartin */ 322deae26bfSKyle McMartin typedef struct pdc_pat_cell_info_rtn_block { 323deae26bfSKyle McMartin unsigned long pdc_rev; 324fe8376dbSHelge Deller unsigned long capabilities; /* see PDC_PAT_CAPABILITY_BIT_* */ 325fe8376dbSHelge Deller unsigned long reserved0[2]; 326fe8376dbSHelge Deller unsigned long cell_info; /* 0x20 */ 327fe8376dbSHelge Deller unsigned long cell_phys_location; 328fe8376dbSHelge Deller unsigned long cpu_info; 329fe8376dbSHelge Deller unsigned long cpu_speed; 330fe8376dbSHelge Deller unsigned long io_chassis_phys_location; 331fe8376dbSHelge Deller unsigned long cell_io_information; 332fe8376dbSHelge Deller unsigned long reserved1[2]; 333fe8376dbSHelge Deller unsigned long io_slot_info_size; /* 0x60 */ 334fe8376dbSHelge Deller struct { 335fe8376dbSHelge Deller unsigned long header, info0, info1; 336fe8376dbSHelge Deller unsigned long phys_loc, hw_path; 337fe8376dbSHelge Deller } io_slot[16]; 338fe8376dbSHelge Deller unsigned long cell_mem_size; /* 0x2e8 */ 339fe8376dbSHelge Deller unsigned long cell_dimm_info_size; 340fe8376dbSHelge Deller unsigned long dimm_info[16]; 341fe8376dbSHelge Deller unsigned long fabric_info_size; /* 0x3f8 */ 342fe8376dbSHelge Deller struct { /* 0x380 */ 343fe8376dbSHelge Deller unsigned long fabric_info_xbc_port; 344fe8376dbSHelge Deller unsigned long rc_attached_to_xbc; 345fe8376dbSHelge Deller } xbc[8*4]; 346deae26bfSKyle McMartin } pdc_pat_cell_info_rtn_block_t; 347deae26bfSKyle McMartin 348deae26bfSKyle McMartin 349deae26bfSKyle McMartin /* FIXME: mod[508] should really be a union of the various mod components */ 350deae26bfSKyle McMartin struct pdc_pat_cell_mod_maddr_block { /* PDC_PAT_CELL_MODULE */ 351deae26bfSKyle McMartin unsigned long cba; /* func 0 cfg space address */ 352deae26bfSKyle McMartin unsigned long mod_info; /* module information */ 353deae26bfSKyle McMartin unsigned long mod_location; /* physical location of the module */ 354deae26bfSKyle McMartin struct hardware_path mod_path; /* module path (device path - layers) */ 355deae26bfSKyle McMartin unsigned long mod[508]; /* PAT cell module components */ 356deae26bfSKyle McMartin } __attribute__((aligned(8))) ; 357deae26bfSKyle McMartin 358deae26bfSKyle McMartin typedef struct pdc_pat_cell_mod_maddr_block pdc_pat_cell_mod_maddr_block_t; 359deae26bfSKyle McMartin 360*db2b0d76SHelge Deller extern int pdc_pat_get_PDC_entrypoint(unsigned long *pdc_entry); 361deae26bfSKyle McMartin extern int pdc_pat_chassis_send_log(unsigned long status, unsigned long data); 362deae26bfSKyle McMartin extern int pdc_pat_cell_get_number(struct pdc_pat_cell_num *cell_info); 363fe8376dbSHelge Deller extern int pdc_pat_cell_info(struct pdc_pat_cell_info_rtn_block *info, 364fe8376dbSHelge Deller unsigned long *actcnt, unsigned long offset, 365fe8376dbSHelge Deller unsigned long cell_number); 366fe8376dbSHelge Deller extern int pdc_pat_cell_module(unsigned long *actcnt, unsigned long ploc, 367fe8376dbSHelge Deller unsigned long mod, unsigned long view_type, void *mem_addr); 368deae26bfSKyle McMartin extern int pdc_pat_cell_num_to_loc(void *, unsigned long); 369deae26bfSKyle McMartin 370637250ccSHelge Deller extern int pdc_pat_cpu_get_number(struct pdc_pat_cpu_num *cpu_info, unsigned long hpa); 371deae26bfSKyle McMartin 372fe8376dbSHelge Deller extern int pdc_pat_pd_get_addr_map(unsigned long *actual_len, void *mem_addr, 373fe8376dbSHelge Deller unsigned long count, unsigned long offset); 374fe8376dbSHelge Deller extern int pdc_pat_pd_get_pdc_revisions(unsigned long *legacy_rev, 375fe8376dbSHelge Deller unsigned long *pat_rev, unsigned long *pdc_cap); 376deae26bfSKyle McMartin 377deae26bfSKyle McMartin extern int pdc_pat_io_pci_cfg_read(unsigned long pci_addr, int pci_size, u32 *val); 378deae26bfSKyle McMartin extern int pdc_pat_io_pci_cfg_write(unsigned long pci_addr, int pci_size, u32 val); 379deae26bfSKyle McMartin 380c9c2877dSHelge Deller extern int pdc_pat_mem_pdt_info(struct pdc_pat_mem_retinfo *rinfo); 3818a5aa00eSHelge Deller extern int pdc_pat_mem_pdt_cell_info(struct pdc_pat_mem_cell_pdt_retinfo *rinfo, 3828a5aa00eSHelge Deller unsigned long cell); 383c9c2877dSHelge Deller extern int pdc_pat_mem_read_cell_pdt(struct pdc_pat_mem_read_pd_retinfo *pret, 384c9c2877dSHelge Deller unsigned long *pdt_entries_ptr, unsigned long max_entries); 385c9c2877dSHelge Deller extern int pdc_pat_mem_read_pd_pdt(struct pdc_pat_mem_read_pd_retinfo *pret, 386c9c2877dSHelge Deller unsigned long *pdt_entries_ptr, unsigned long count, 387c9c2877dSHelge Deller unsigned long offset); 38825a9b765SHelge Deller extern int pdc_pat_mem_get_dimm_phys_location( 38925a9b765SHelge Deller struct pdc_pat_mem_phys_mem_location *pret, 39025a9b765SHelge Deller unsigned long phys_addr); 391deae26bfSKyle McMartin 392deae26bfSKyle McMartin #endif /* __ASSEMBLY__ */ 393deae26bfSKyle McMartin 394deae26bfSKyle McMartin #endif /* ! __PARISC_PATPDC_H */ 395