122b1d707SAtsushi Nemoto /*
222b1d707SAtsushi Nemoto * Toshiba RBTX4927 specific interrupt handlers
322b1d707SAtsushi Nemoto *
422b1d707SAtsushi Nemoto * Author: MontaVista Software, Inc.
522b1d707SAtsushi Nemoto * source@mvista.com
622b1d707SAtsushi Nemoto *
722b1d707SAtsushi Nemoto * Copyright 2001-2002 MontaVista Software Inc.
822b1d707SAtsushi Nemoto *
922b1d707SAtsushi Nemoto * This program is free software; you can redistribute it and/or modify it
1022b1d707SAtsushi Nemoto * under the terms of the GNU General Public License as published by the
1122b1d707SAtsushi Nemoto * Free Software Foundation; either version 2 of the License, or (at your
1222b1d707SAtsushi Nemoto * option) any later version.
1322b1d707SAtsushi Nemoto *
1422b1d707SAtsushi Nemoto * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
1522b1d707SAtsushi Nemoto * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
1622b1d707SAtsushi Nemoto * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1722b1d707SAtsushi Nemoto * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1822b1d707SAtsushi Nemoto * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
1922b1d707SAtsushi Nemoto * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
2022b1d707SAtsushi Nemoto * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
2122b1d707SAtsushi Nemoto * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
2222b1d707SAtsushi Nemoto * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
2322b1d707SAtsushi Nemoto * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2422b1d707SAtsushi Nemoto *
2522b1d707SAtsushi Nemoto * You should have received a copy of the GNU General Public License along
2622b1d707SAtsushi Nemoto * with this program; if not, write to the Free Software Foundation, Inc.,
2722b1d707SAtsushi Nemoto * 675 Mass Ave, Cambridge, MA 02139, USA.
2822b1d707SAtsushi Nemoto */
2922b1d707SAtsushi Nemoto /*
30bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+00
31bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+01 PS2/Keyboard
32bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+02 Cascade RBTX4927-ISA (irqs 8-15)
33bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+03
34bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+04
35bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+05
36bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+06
37bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+07
38bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+08
39bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+09
40bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+10
41bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+11
42bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+12 PS2/Mouse (not supported at this time)
43bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+13
44bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+14 IDE
45bb72f1f7SAtsushi Nemoto * I8259A_IRQ_BASE+15
46bb72f1f7SAtsushi Nemoto *
47bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+00 Software 0
48bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+01 Software 1
49bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+02 Cascade TX4927-CP0
50bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+03 Multiplexed -- do not use
51bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+04 Multiplexed -- do not use
52bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+05 Multiplexed -- do not use
53bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+06 Multiplexed -- do not use
54bb72f1f7SAtsushi Nemoto * MIPS_CPU_IRQ_BASE+07 CPU TIMER
55bb72f1f7SAtsushi Nemoto *
56bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+00
57bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+01
58bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+02
59bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+03 Cascade RBTX4927-IOC
60bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+04
61bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+05 RBTX4927 RTL-8019AS ethernet
62bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+06
63bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+07
64bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+08 TX4927 SerialIO Channel 0
65bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+09 TX4927 SerialIO Channel 1
66bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+10
67bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+11
68bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+12
69bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+13
70bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+14
71bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+15
72bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+16 TX4927 PCI PCI-C
73bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+17
74bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+18
75bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+19
76bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+20
77bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+21
78bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+22 TX4927 PCI PCI-ERR
79bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+23 TX4927 PCI PCI-PMA (not used)
80bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+24
81bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+25
82bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+26
83bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+27
84bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+28
85bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+29
86bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+30
87bb72f1f7SAtsushi Nemoto * TXX9_IRQ_BASE+31
88bb72f1f7SAtsushi Nemoto *
89bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+00 FPCIB0 PCI-D (SouthBridge)
90bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+01 FPCIB0 PCI-C (SouthBridge)
91bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+02 FPCIB0 PCI-B (SouthBridge/IDE/pin=1,INTR)
92bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+03 FPCIB0 PCI-A (SouthBridge/USB/pin=4)
93bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+04
94bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+05
95bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+06
96bb72f1f7SAtsushi Nemoto * RBTX4927_IRQ_IOC+07
97bb72f1f7SAtsushi Nemoto *
98bb72f1f7SAtsushi Nemoto * NOTES:
99bb72f1f7SAtsushi Nemoto * SouthBridge/INTR is mapped to SouthBridge/A=PCI-B/#58
100bb72f1f7SAtsushi Nemoto * SouthBridge/ISA/pin=0 no pci irq used by this device
101bb72f1f7SAtsushi Nemoto * SouthBridge/IDE/pin=1 no pci irq used by this device, using INTR
102bb72f1f7SAtsushi Nemoto * via ISA IRQ14
103bb72f1f7SAtsushi Nemoto * SouthBridge/USB/pin=4 using pci irq SouthBridge/D=PCI-A=#59
104bb72f1f7SAtsushi Nemoto * SouthBridge/PMC/pin=0 no pci irq used by this device
105bb72f1f7SAtsushi Nemoto * SuperIO/PS2/Keyboard, using INTR via ISA IRQ1
106bb72f1f7SAtsushi Nemoto * SuperIO/PS2/Mouse, using INTR via ISA IRQ12 (mouse not currently supported)
107bb72f1f7SAtsushi Nemoto * JP7 is not bus master -- do NOT use -- only 4 pci bus master's
108bb72f1f7SAtsushi Nemoto * allowed -- SouthBridge, JP4, JP5, JP6
10922b1d707SAtsushi Nemoto */
11022b1d707SAtsushi Nemoto
11122b1d707SAtsushi Nemoto #include <linux/init.h>
11222b1d707SAtsushi Nemoto #include <linux/types.h>
11322b1d707SAtsushi Nemoto #include <linux/interrupt.h>
114ca4d3e67SDavid Howells #include <linux/irq.h>
11522b1d707SAtsushi Nemoto #include <asm/io.h>
116edcaf1a6SAtsushi Nemoto #include <asm/mipsregs.h>
117edcaf1a6SAtsushi Nemoto #include <asm/txx9/generic.h>
11822b1d707SAtsushi Nemoto #include <asm/txx9/rbtx4927.h>
11922b1d707SAtsushi Nemoto
toshiba_rbtx4927_irq_nested(int sw_irq)120edcaf1a6SAtsushi Nemoto static int toshiba_rbtx4927_irq_nested(int sw_irq)
12122b1d707SAtsushi Nemoto {
12222b1d707SAtsushi Nemoto u8 level3;
12322b1d707SAtsushi Nemoto
12494a4c329SAtsushi Nemoto level3 = readb(rbtx4927_imstat_addr) & 0x1f;
12521e77df2SAtsushi Nemoto if (unlikely(!level3))
12621e77df2SAtsushi Nemoto return -1;
12721e77df2SAtsushi Nemoto return RBTX4927_IRQ_IOC + __fls8(level3);
12822b1d707SAtsushi Nemoto }
12922b1d707SAtsushi Nemoto
toshiba_rbtx4927_irq_ioc_enable(struct irq_data * d)130d7ae7c71SThomas Gleixner static void toshiba_rbtx4927_irq_ioc_enable(struct irq_data *d)
131d7ae7c71SThomas Gleixner {
132d7ae7c71SThomas Gleixner unsigned char v;
133d7ae7c71SThomas Gleixner
134d7ae7c71SThomas Gleixner v = readb(rbtx4927_imask_addr);
135d7ae7c71SThomas Gleixner v |= (1 << (d->irq - RBTX4927_IRQ_IOC));
136d7ae7c71SThomas Gleixner writeb(v, rbtx4927_imask_addr);
137d7ae7c71SThomas Gleixner }
138d7ae7c71SThomas Gleixner
toshiba_rbtx4927_irq_ioc_disable(struct irq_data * d)139d7ae7c71SThomas Gleixner static void toshiba_rbtx4927_irq_ioc_disable(struct irq_data *d)
140d7ae7c71SThomas Gleixner {
141d7ae7c71SThomas Gleixner unsigned char v;
142d7ae7c71SThomas Gleixner
143d7ae7c71SThomas Gleixner v = readb(rbtx4927_imask_addr);
144d7ae7c71SThomas Gleixner v &= ~(1 << (d->irq - RBTX4927_IRQ_IOC));
145d7ae7c71SThomas Gleixner writeb(v, rbtx4927_imask_addr);
146d7ae7c71SThomas Gleixner mmiowb();
147d7ae7c71SThomas Gleixner }
148d7ae7c71SThomas Gleixner
149d7ae7c71SThomas Gleixner #define TOSHIBA_RBTX4927_IOC_NAME "RBTX4927-IOC"
150d7ae7c71SThomas Gleixner static struct irq_chip toshiba_rbtx4927_irq_ioc_type = {
151d7ae7c71SThomas Gleixner .name = TOSHIBA_RBTX4927_IOC_NAME,
152d7ae7c71SThomas Gleixner .irq_mask = toshiba_rbtx4927_irq_ioc_disable,
153d7ae7c71SThomas Gleixner .irq_unmask = toshiba_rbtx4927_irq_ioc_enable,
154d7ae7c71SThomas Gleixner };
155d7ae7c71SThomas Gleixner
toshiba_rbtx4927_irq_ioc_init(void)15622b1d707SAtsushi Nemoto static void __init toshiba_rbtx4927_irq_ioc_init(void)
15722b1d707SAtsushi Nemoto {
15822b1d707SAtsushi Nemoto int i;
15922b1d707SAtsushi Nemoto
160f96a3383SAtsushi Nemoto /* mask all IOC interrupts */
161f96a3383SAtsushi Nemoto writeb(0, rbtx4927_imask_addr);
162f96a3383SAtsushi Nemoto /* clear SoftInt interrupts */
163f96a3383SAtsushi Nemoto writeb(0, rbtx4927_softint_addr);
164f96a3383SAtsushi Nemoto
165edcaf1a6SAtsushi Nemoto for (i = RBTX4927_IRQ_IOC;
166edcaf1a6SAtsushi Nemoto i < RBTX4927_IRQ_IOC + RBTX4927_NR_IRQ_IOC; i++)
167*e4ec7989SThomas Gleixner irq_set_chip_and_handler(i, &toshiba_rbtx4927_irq_ioc_type,
16822b1d707SAtsushi Nemoto handle_level_irq);
169*e4ec7989SThomas Gleixner irq_set_chained_handler(RBTX4927_IRQ_IOCINT, handle_simple_irq);
17022b1d707SAtsushi Nemoto }
17122b1d707SAtsushi Nemoto
rbtx4927_irq_dispatch(int pending)172edcaf1a6SAtsushi Nemoto static int rbtx4927_irq_dispatch(int pending)
173edcaf1a6SAtsushi Nemoto {
174edcaf1a6SAtsushi Nemoto int irq;
175edcaf1a6SAtsushi Nemoto
176edcaf1a6SAtsushi Nemoto if (pending & STATUSF_IP7) /* cpu timer */
177edcaf1a6SAtsushi Nemoto irq = MIPS_CPU_IRQ_BASE + 7;
178edcaf1a6SAtsushi Nemoto else if (pending & STATUSF_IP2) { /* tx4927 pic */
179edcaf1a6SAtsushi Nemoto irq = txx9_irq();
180edcaf1a6SAtsushi Nemoto if (irq == RBTX4927_IRQ_IOCINT)
181edcaf1a6SAtsushi Nemoto irq = toshiba_rbtx4927_irq_nested(irq);
182edcaf1a6SAtsushi Nemoto } else if (pending & STATUSF_IP0) /* user line 0 */
183edcaf1a6SAtsushi Nemoto irq = MIPS_CPU_IRQ_BASE + 0;
184edcaf1a6SAtsushi Nemoto else if (pending & STATUSF_IP1) /* user line 1 */
185edcaf1a6SAtsushi Nemoto irq = MIPS_CPU_IRQ_BASE + 1;
186edcaf1a6SAtsushi Nemoto else
187edcaf1a6SAtsushi Nemoto irq = -1;
188edcaf1a6SAtsushi Nemoto return irq;
189edcaf1a6SAtsushi Nemoto }
190edcaf1a6SAtsushi Nemoto
rbtx4927_irq_setup(void)191edcaf1a6SAtsushi Nemoto void __init rbtx4927_irq_setup(void)
192edcaf1a6SAtsushi Nemoto {
193edcaf1a6SAtsushi Nemoto txx9_irq_dispatch = rbtx4927_irq_dispatch;
19422b1d707SAtsushi Nemoto tx4927_irq_init();
19522b1d707SAtsushi Nemoto toshiba_rbtx4927_irq_ioc_init();
19622b1d707SAtsushi Nemoto /* Onboard 10M Ether: High Active */
197*e4ec7989SThomas Gleixner irq_set_irq_type(RBTX4927_RTL_8019_IRQ, IRQF_TRIGGER_HIGH);
19822b1d707SAtsushi Nemoto }
199