194a4c329SAtsushi Nemoto /* 294a4c329SAtsushi Nemoto * TX4938/4937 setup routines 394a4c329SAtsushi Nemoto * Based on linux/arch/mips/txx9/rbtx4938/setup.c, 494a4c329SAtsushi Nemoto * and RBTX49xx patch from CELF patch archive. 594a4c329SAtsushi Nemoto * 694a4c329SAtsushi Nemoto * 2003-2005 (c) MontaVista Software, Inc. 794a4c329SAtsushi Nemoto * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007 894a4c329SAtsushi Nemoto * 994a4c329SAtsushi Nemoto * This file is subject to the terms and conditions of the GNU General Public 1094a4c329SAtsushi Nemoto * License. See the file "COPYING" in the main directory of this archive 1194a4c329SAtsushi Nemoto * for more details. 1294a4c329SAtsushi Nemoto */ 1394a4c329SAtsushi Nemoto #include <linux/init.h> 1494a4c329SAtsushi Nemoto #include <linux/ioport.h> 1594a4c329SAtsushi Nemoto #include <linux/delay.h> 1694a4c329SAtsushi Nemoto #include <linux/param.h> 17ce8e7411SAtsushi Nemoto #include <linux/ptrace.h> 1851f607c7SAtsushi Nemoto #include <linux/mtd/physmap.h> 19496a3b5cSAtsushi Nemoto #include <asm/reboot.h> 20ce8e7411SAtsushi Nemoto #include <asm/traps.h> 2194a4c329SAtsushi Nemoto #include <asm/txx9irq.h> 2294a4c329SAtsushi Nemoto #include <asm/txx9tmr.h> 2394a4c329SAtsushi Nemoto #include <asm/txx9pio.h> 2494a4c329SAtsushi Nemoto #include <asm/txx9/generic.h> 2594a4c329SAtsushi Nemoto #include <asm/txx9/tx4938.h> 2694a4c329SAtsushi Nemoto 2768314725SAtsushi Nemoto static void __init tx4938_wdr_init(void) 2894a4c329SAtsushi Nemoto { 29496a3b5cSAtsushi Nemoto /* report watchdog reset status */ 30496a3b5cSAtsushi Nemoto if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST) 31496a3b5cSAtsushi Nemoto pr_warning("Watchdog reset detected at 0x%lx\n", 32496a3b5cSAtsushi Nemoto read_c0_errorepc()); 3394a4c329SAtsushi Nemoto /* clear WatchDogReset (W1C) */ 3494a4c329SAtsushi Nemoto tx4938_ccfg_set(TX4938_CCFG_WDRST); 3594a4c329SAtsushi Nemoto /* do reset on watchdog */ 3694a4c329SAtsushi Nemoto tx4938_ccfg_set(TX4938_CCFG_WR); 3794a4c329SAtsushi Nemoto } 3894a4c329SAtsushi Nemoto 3968314725SAtsushi Nemoto void __init tx4938_wdt_init(void) 4068314725SAtsushi Nemoto { 4168314725SAtsushi Nemoto txx9_wdt_init(TX4938_TMR_REG(2) & 0xfffffffffULL); 4268314725SAtsushi Nemoto } 4368314725SAtsushi Nemoto 44496a3b5cSAtsushi Nemoto static void tx4938_machine_restart(char *command) 45496a3b5cSAtsushi Nemoto { 46496a3b5cSAtsushi Nemoto local_irq_disable(); 47496a3b5cSAtsushi Nemoto pr_emerg("Rebooting (with %s watchdog reset)...\n", 48496a3b5cSAtsushi Nemoto (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) ? 49496a3b5cSAtsushi Nemoto "external" : "internal"); 50496a3b5cSAtsushi Nemoto /* clear watchdog status */ 51496a3b5cSAtsushi Nemoto tx4938_ccfg_set(TX4938_CCFG_WDRST); /* W1C */ 52496a3b5cSAtsushi Nemoto txx9_wdt_now(TX4938_TMR_REG(2) & 0xfffffffffULL); 53496a3b5cSAtsushi Nemoto while (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST)) 54496a3b5cSAtsushi Nemoto ; 55496a3b5cSAtsushi Nemoto mdelay(10); 56496a3b5cSAtsushi Nemoto if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) { 57496a3b5cSAtsushi Nemoto pr_emerg("Rebooting (with internal watchdog reset)...\n"); 58496a3b5cSAtsushi Nemoto /* External WDRST failed. Do internal watchdog reset */ 59496a3b5cSAtsushi Nemoto tx4938_ccfg_clear(TX4938_CCFG_WDREXEN); 60496a3b5cSAtsushi Nemoto } 61496a3b5cSAtsushi Nemoto /* fallback */ 62496a3b5cSAtsushi Nemoto (*_machine_halt)(); 63496a3b5cSAtsushi Nemoto } 64496a3b5cSAtsushi Nemoto 65ce8e7411SAtsushi Nemoto void show_registers(struct pt_regs *regs); 66ce8e7411SAtsushi Nemoto static int tx4938_be_handler(struct pt_regs *regs, int is_fixup) 67ce8e7411SAtsushi Nemoto { 68ce8e7411SAtsushi Nemoto int data = regs->cp0_cause & 4; 69ce8e7411SAtsushi Nemoto console_verbose(); 70ce8e7411SAtsushi Nemoto pr_err("%cBE exception at %#lx\n", data ? 'D' : 'I', regs->cp0_epc); 71ce8e7411SAtsushi Nemoto pr_err("ccfg:%llx, toea:%llx\n", 72ce8e7411SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg), 73ce8e7411SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4938_ccfgptr->toea)); 74ce8e7411SAtsushi Nemoto #ifdef CONFIG_PCI 75ce8e7411SAtsushi Nemoto tx4927_report_pcic_status(); 76ce8e7411SAtsushi Nemoto #endif 77ce8e7411SAtsushi Nemoto show_registers(regs); 78ce8e7411SAtsushi Nemoto panic("BusError!"); 79ce8e7411SAtsushi Nemoto } 80ce8e7411SAtsushi Nemoto static void __init tx4938_be_init(void) 81ce8e7411SAtsushi Nemoto { 82ce8e7411SAtsushi Nemoto board_be_handler = tx4938_be_handler; 83ce8e7411SAtsushi Nemoto } 84ce8e7411SAtsushi Nemoto 8594a4c329SAtsushi Nemoto static struct resource tx4938_sdram_resource[4]; 8694a4c329SAtsushi Nemoto static struct resource tx4938_sram_resource; 8794a4c329SAtsushi Nemoto 8894a4c329SAtsushi Nemoto #define TX4938_SRAM_SIZE 0x800 8994a4c329SAtsushi Nemoto 9094a4c329SAtsushi Nemoto void __init tx4938_setup(void) 9194a4c329SAtsushi Nemoto { 9294a4c329SAtsushi Nemoto int i; 9394a4c329SAtsushi Nemoto __u32 divmode; 9494a4c329SAtsushi Nemoto int cpuclk = 0; 9594a4c329SAtsushi Nemoto u64 ccfg; 9694a4c329SAtsushi Nemoto 9794a4c329SAtsushi Nemoto txx9_reg_res_init(TX4938_REV_PCODE(), TX4938_REG_BASE, 9894a4c329SAtsushi Nemoto TX4938_REG_SIZE); 99d10e025fSAtsushi Nemoto set_c0_config(TX49_CONF_CWFON); 10094a4c329SAtsushi Nemoto 10194a4c329SAtsushi Nemoto /* SDRAMC,EBUSC are configured by PROM */ 10294a4c329SAtsushi Nemoto for (i = 0; i < 8; i++) { 10394a4c329SAtsushi Nemoto if (!(TX4938_EBUSC_CR(i) & 0x8)) 10494a4c329SAtsushi Nemoto continue; /* disabled */ 10594a4c329SAtsushi Nemoto txx9_ce_res[i].start = (unsigned long)TX4938_EBUSC_BA(i); 10694a4c329SAtsushi Nemoto txx9_ce_res[i].end = 10794a4c329SAtsushi Nemoto txx9_ce_res[i].start + TX4938_EBUSC_SIZE(i) - 1; 10894a4c329SAtsushi Nemoto request_resource(&iomem_resource, &txx9_ce_res[i]); 10994a4c329SAtsushi Nemoto } 11094a4c329SAtsushi Nemoto 11194a4c329SAtsushi Nemoto /* clocks */ 11294a4c329SAtsushi Nemoto ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg); 11394a4c329SAtsushi Nemoto if (txx9_master_clock) { 11494a4c329SAtsushi Nemoto /* calculate gbus_clock and cpu_clock from master_clock */ 11594a4c329SAtsushi Nemoto divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK; 11694a4c329SAtsushi Nemoto switch (divmode) { 11794a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_8: 11894a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_10: 11994a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_12: 12094a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_16: 12194a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_18: 12294a4c329SAtsushi Nemoto txx9_gbus_clock = txx9_master_clock * 4; break; 12394a4c329SAtsushi Nemoto default: 12494a4c329SAtsushi Nemoto txx9_gbus_clock = txx9_master_clock; 12594a4c329SAtsushi Nemoto } 12694a4c329SAtsushi Nemoto switch (divmode) { 12794a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_2: 12894a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_8: 12994a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 2; break; 13094a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_2_5: 13194a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_10: 13294a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 5 / 2; break; 13394a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_3: 13494a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_12: 13594a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 3; break; 13694a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_4: 13794a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_16: 13894a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 4; break; 13994a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_4_5: 14094a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_18: 14194a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 9 / 2; break; 14294a4c329SAtsushi Nemoto } 14394a4c329SAtsushi Nemoto txx9_cpu_clock = cpuclk; 14494a4c329SAtsushi Nemoto } else { 14594a4c329SAtsushi Nemoto if (txx9_cpu_clock == 0) 14694a4c329SAtsushi Nemoto txx9_cpu_clock = 300000000; /* 300MHz */ 14794a4c329SAtsushi Nemoto /* calculate gbus_clock and master_clock from cpu_clock */ 14894a4c329SAtsushi Nemoto cpuclk = txx9_cpu_clock; 14994a4c329SAtsushi Nemoto divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK; 15094a4c329SAtsushi Nemoto switch (divmode) { 15194a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_2: 15294a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_8: 15394a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 2; break; 15494a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_2_5: 15594a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_10: 15694a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk * 2 / 5; break; 15794a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_3: 15894a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_12: 15994a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 3; break; 16094a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_4: 16194a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_16: 16294a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 4; break; 16394a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_4_5: 16494a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_18: 16594a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk * 2 / 9; break; 16694a4c329SAtsushi Nemoto } 16794a4c329SAtsushi Nemoto switch (divmode) { 16894a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_8: 16994a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_10: 17094a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_12: 17194a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_16: 17294a4c329SAtsushi Nemoto case TX4938_CCFG_DIVMODE_18: 17394a4c329SAtsushi Nemoto txx9_master_clock = txx9_gbus_clock / 4; break; 17494a4c329SAtsushi Nemoto default: 17594a4c329SAtsushi Nemoto txx9_master_clock = txx9_gbus_clock; 17694a4c329SAtsushi Nemoto } 17794a4c329SAtsushi Nemoto } 17894a4c329SAtsushi Nemoto /* change default value to udelay/mdelay take reasonable time */ 17994a4c329SAtsushi Nemoto loops_per_jiffy = txx9_cpu_clock / HZ / 2; 18094a4c329SAtsushi Nemoto 18194a4c329SAtsushi Nemoto /* CCFG */ 18294a4c329SAtsushi Nemoto tx4938_wdr_init(); 18394a4c329SAtsushi Nemoto /* clear BusErrorOnWrite flag (W1C) */ 18494a4c329SAtsushi Nemoto tx4938_ccfg_set(TX4938_CCFG_BEOW); 18594a4c329SAtsushi Nemoto /* enable Timeout BusError */ 18694a4c329SAtsushi Nemoto if (txx9_ccfg_toeon) 18794a4c329SAtsushi Nemoto tx4938_ccfg_set(TX4938_CCFG_TOE); 18894a4c329SAtsushi Nemoto 18994a4c329SAtsushi Nemoto /* DMA selection */ 19094a4c329SAtsushi Nemoto txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_DMASEL_ALL); 19194a4c329SAtsushi Nemoto 19294a4c329SAtsushi Nemoto /* Use external clock for external arbiter */ 19394a4c329SAtsushi Nemoto if (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB)) 19494a4c329SAtsushi Nemoto txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_PCICLKEN_ALL); 19594a4c329SAtsushi Nemoto 19694a4c329SAtsushi Nemoto printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n", 19794a4c329SAtsushi Nemoto txx9_pcode_str, 19894a4c329SAtsushi Nemoto (cpuclk + 500000) / 1000000, 19994a4c329SAtsushi Nemoto (txx9_master_clock + 500000) / 1000000, 20094a4c329SAtsushi Nemoto (__u32)____raw_readq(&tx4938_ccfgptr->crir), 20194a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg), 20294a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4938_ccfgptr->pcfg)); 20394a4c329SAtsushi Nemoto 20494a4c329SAtsushi Nemoto printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str); 20594a4c329SAtsushi Nemoto for (i = 0; i < 4; i++) { 20694a4c329SAtsushi Nemoto __u64 cr = TX4938_SDRAMC_CR(i); 20794a4c329SAtsushi Nemoto unsigned long base, size; 20894a4c329SAtsushi Nemoto if (!((__u32)cr & 0x00000400)) 20994a4c329SAtsushi Nemoto continue; /* disabled */ 21094a4c329SAtsushi Nemoto base = (unsigned long)(cr >> 49) << 21; 21194a4c329SAtsushi Nemoto size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21; 21294a4c329SAtsushi Nemoto printk(" CR%d:%016llx", i, (unsigned long long)cr); 21394a4c329SAtsushi Nemoto tx4938_sdram_resource[i].name = "SDRAM"; 21494a4c329SAtsushi Nemoto tx4938_sdram_resource[i].start = base; 21594a4c329SAtsushi Nemoto tx4938_sdram_resource[i].end = base + size - 1; 21694a4c329SAtsushi Nemoto tx4938_sdram_resource[i].flags = IORESOURCE_MEM; 21794a4c329SAtsushi Nemoto request_resource(&iomem_resource, &tx4938_sdram_resource[i]); 21894a4c329SAtsushi Nemoto } 21994a4c329SAtsushi Nemoto printk(" TR:%09llx\n", 22094a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4938_sdramcptr->tr)); 22194a4c329SAtsushi Nemoto 22294a4c329SAtsushi Nemoto /* SRAM */ 22394a4c329SAtsushi Nemoto if (txx9_pcode == 0x4938 && ____raw_readq(&tx4938_sramcptr->cr) & 1) { 22494a4c329SAtsushi Nemoto unsigned int size = TX4938_SRAM_SIZE; 22594a4c329SAtsushi Nemoto tx4938_sram_resource.name = "SRAM"; 22694a4c329SAtsushi Nemoto tx4938_sram_resource.start = 22794a4c329SAtsushi Nemoto (____raw_readq(&tx4938_sramcptr->cr) >> (39-11)) 22894a4c329SAtsushi Nemoto & ~(size - 1); 22994a4c329SAtsushi Nemoto tx4938_sram_resource.end = 23094a4c329SAtsushi Nemoto tx4938_sram_resource.start + TX4938_SRAM_SIZE - 1; 23194a4c329SAtsushi Nemoto tx4938_sram_resource.flags = IORESOURCE_MEM; 23294a4c329SAtsushi Nemoto request_resource(&iomem_resource, &tx4938_sram_resource); 23394a4c329SAtsushi Nemoto } 23494a4c329SAtsushi Nemoto 23594a4c329SAtsushi Nemoto /* TMR */ 23694a4c329SAtsushi Nemoto /* disable all timers */ 23794a4c329SAtsushi Nemoto for (i = 0; i < TX4938_NR_TMR; i++) 23894a4c329SAtsushi Nemoto txx9_tmr_init(TX4938_TMR_REG(i) & 0xfffffffffULL); 23994a4c329SAtsushi Nemoto 24094a4c329SAtsushi Nemoto /* DMA */ 24194a4c329SAtsushi Nemoto for (i = 0; i < 2; i++) 24294a4c329SAtsushi Nemoto ____raw_writeq(TX4938_DMA_MCR_MSTEN, 24394a4c329SAtsushi Nemoto (void __iomem *)(TX4938_DMA_REG(i) + 0x50)); 24494a4c329SAtsushi Nemoto 24594a4c329SAtsushi Nemoto /* PIO */ 24694a4c329SAtsushi Nemoto txx9_gpio_init(TX4938_PIO_REG & 0xfffffffffULL, 0, TX4938_NUM_PIO); 24794a4c329SAtsushi Nemoto __raw_writel(0, &tx4938_pioptr->maskcpu); 24894a4c329SAtsushi Nemoto __raw_writel(0, &tx4938_pioptr->maskext); 24994a4c329SAtsushi Nemoto 25094a4c329SAtsushi Nemoto if (txx9_pcode == 0x4938) { 25194a4c329SAtsushi Nemoto __u64 pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg); 25294a4c329SAtsushi Nemoto /* set PCIC1 reset */ 25394a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST); 25494a4c329SAtsushi Nemoto if (pcfg & (TX4938_PCFG_ETH0_SEL | TX4938_PCFG_ETH1_SEL)) { 25594a4c329SAtsushi Nemoto mdelay(1); /* at least 128 cpu clock */ 25694a4c329SAtsushi Nemoto /* clear PCIC1 reset */ 25794a4c329SAtsushi Nemoto txx9_clear64(&tx4938_ccfgptr->clkctr, 25894a4c329SAtsushi Nemoto TX4938_CLKCTR_PCIC1RST); 25994a4c329SAtsushi Nemoto } else { 26094a4c329SAtsushi Nemoto printk(KERN_INFO "%s: stop PCIC1\n", txx9_pcode_str); 26194a4c329SAtsushi Nemoto /* stop PCIC1 */ 26294a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, 26394a4c329SAtsushi Nemoto TX4938_CLKCTR_PCIC1CKD); 26494a4c329SAtsushi Nemoto } 26594a4c329SAtsushi Nemoto if (!(pcfg & TX4938_PCFG_ETH0_SEL)) { 26694a4c329SAtsushi Nemoto printk(KERN_INFO "%s: stop ETH0\n", txx9_pcode_str); 26794a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, 26894a4c329SAtsushi Nemoto TX4938_CLKCTR_ETH0RST); 26994a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, 27094a4c329SAtsushi Nemoto TX4938_CLKCTR_ETH0CKD); 27194a4c329SAtsushi Nemoto } 27294a4c329SAtsushi Nemoto if (!(pcfg & TX4938_PCFG_ETH1_SEL)) { 27394a4c329SAtsushi Nemoto printk(KERN_INFO "%s: stop ETH1\n", txx9_pcode_str); 27494a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, 27594a4c329SAtsushi Nemoto TX4938_CLKCTR_ETH1RST); 27694a4c329SAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, 27794a4c329SAtsushi Nemoto TX4938_CLKCTR_ETH1CKD); 27894a4c329SAtsushi Nemoto } 27994a4c329SAtsushi Nemoto } 280496a3b5cSAtsushi Nemoto 281496a3b5cSAtsushi Nemoto _machine_restart = tx4938_machine_restart; 282ce8e7411SAtsushi Nemoto board_be_init = tx4938_be_init; 28394a4c329SAtsushi Nemoto } 28494a4c329SAtsushi Nemoto 28594a4c329SAtsushi Nemoto void __init tx4938_time_init(unsigned int tmrnr) 28694a4c329SAtsushi Nemoto { 28794a4c329SAtsushi Nemoto if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_TINTDIS) 28894a4c329SAtsushi Nemoto txx9_clockevent_init(TX4938_TMR_REG(tmrnr) & 0xfffffffffULL, 28994a4c329SAtsushi Nemoto TXX9_IRQ_BASE + TX4938_IR_TMR(tmrnr), 29094a4c329SAtsushi Nemoto TXX9_IMCLK); 29194a4c329SAtsushi Nemoto } 29294a4c329SAtsushi Nemoto 2937779a5e0SAtsushi Nemoto void __init tx4938_sio_init(unsigned int sclk, unsigned int cts_mask) 29494a4c329SAtsushi Nemoto { 29594a4c329SAtsushi Nemoto int i; 29694a4c329SAtsushi Nemoto unsigned int ch_mask = 0; 29794a4c329SAtsushi Nemoto 29894a4c329SAtsushi Nemoto if (__raw_readq(&tx4938_ccfgptr->pcfg) & TX4938_PCFG_ETH0_SEL) 29994a4c329SAtsushi Nemoto ch_mask |= 1 << 1; /* disable SIO1 by PCFG setting */ 30094a4c329SAtsushi Nemoto for (i = 0; i < 2; i++) { 30194a4c329SAtsushi Nemoto if ((1 << i) & ch_mask) 30294a4c329SAtsushi Nemoto continue; 3037779a5e0SAtsushi Nemoto txx9_sio_init(TX4938_SIO_REG(i) & 0xfffffffffULL, 3047779a5e0SAtsushi Nemoto TXX9_IRQ_BASE + TX4938_IR_SIO(i), 3057779a5e0SAtsushi Nemoto i, sclk, (1 << i) & cts_mask); 30694a4c329SAtsushi Nemoto } 30794a4c329SAtsushi Nemoto } 308c49f91f5SAtsushi Nemoto 309c49f91f5SAtsushi Nemoto void __init tx4938_spi_init(int busid) 310c49f91f5SAtsushi Nemoto { 311c49f91f5SAtsushi Nemoto txx9_spi_init(busid, TX4938_SPI_REG & 0xfffffffffULL, 312c49f91f5SAtsushi Nemoto TXX9_IRQ_BASE + TX4938_IR_SPI); 313c49f91f5SAtsushi Nemoto } 314c49f91f5SAtsushi Nemoto 315c49f91f5SAtsushi Nemoto void __init tx4938_ethaddr_init(unsigned char *addr0, unsigned char *addr1) 316c49f91f5SAtsushi Nemoto { 317c49f91f5SAtsushi Nemoto u64 pcfg = __raw_readq(&tx4938_ccfgptr->pcfg); 318c49f91f5SAtsushi Nemoto 319c49f91f5SAtsushi Nemoto if (addr0 && (pcfg & TX4938_PCFG_ETH0_SEL)) 320c49f91f5SAtsushi Nemoto txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH0, addr0); 321c49f91f5SAtsushi Nemoto if (addr1 && (pcfg & TX4938_PCFG_ETH1_SEL)) 322c49f91f5SAtsushi Nemoto txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH1, addr1); 323c49f91f5SAtsushi Nemoto } 32451f607c7SAtsushi Nemoto 32551f607c7SAtsushi Nemoto void __init tx4938_mtd_init(int ch) 32651f607c7SAtsushi Nemoto { 32751f607c7SAtsushi Nemoto struct physmap_flash_data pdata = { 32851f607c7SAtsushi Nemoto .width = TX4938_EBUSC_WIDTH(ch) / 8, 32951f607c7SAtsushi Nemoto }; 33051f607c7SAtsushi Nemoto unsigned long start = txx9_ce_res[ch].start; 33151f607c7SAtsushi Nemoto unsigned long size = txx9_ce_res[ch].end - start + 1; 33251f607c7SAtsushi Nemoto 33351f607c7SAtsushi Nemoto if (!(TX4938_EBUSC_CR(ch) & 0x8)) 33451f607c7SAtsushi Nemoto return; /* disabled */ 33551f607c7SAtsushi Nemoto txx9_physmap_flash_init(ch, start, size, &pdata); 33651f607c7SAtsushi Nemoto } 337*f6d9831bSAtsushi Nemoto 338*f6d9831bSAtsushi Nemoto static void __init tx4938_stop_unused_modules(void) 339*f6d9831bSAtsushi Nemoto { 340*f6d9831bSAtsushi Nemoto __u64 pcfg, rst = 0, ckd = 0; 341*f6d9831bSAtsushi Nemoto char buf[128]; 342*f6d9831bSAtsushi Nemoto 343*f6d9831bSAtsushi Nemoto buf[0] = '\0'; 344*f6d9831bSAtsushi Nemoto local_irq_disable(); 345*f6d9831bSAtsushi Nemoto pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg); 346*f6d9831bSAtsushi Nemoto switch (txx9_pcode) { 347*f6d9831bSAtsushi Nemoto case 0x4937: 348*f6d9831bSAtsushi Nemoto if (!(pcfg & TX4938_PCFG_SEL2)) { 349*f6d9831bSAtsushi Nemoto rst |= TX4938_CLKCTR_ACLRST; 350*f6d9831bSAtsushi Nemoto ckd |= TX4938_CLKCTR_ACLCKD; 351*f6d9831bSAtsushi Nemoto strcat(buf, " ACLC"); 352*f6d9831bSAtsushi Nemoto } 353*f6d9831bSAtsushi Nemoto break; 354*f6d9831bSAtsushi Nemoto case 0x4938: 355*f6d9831bSAtsushi Nemoto if (!(pcfg & TX4938_PCFG_SEL2) || 356*f6d9831bSAtsushi Nemoto (pcfg & TX4938_PCFG_ETH0_SEL)) { 357*f6d9831bSAtsushi Nemoto rst |= TX4938_CLKCTR_ACLRST; 358*f6d9831bSAtsushi Nemoto ckd |= TX4938_CLKCTR_ACLCKD; 359*f6d9831bSAtsushi Nemoto strcat(buf, " ACLC"); 360*f6d9831bSAtsushi Nemoto } 361*f6d9831bSAtsushi Nemoto if ((pcfg & 362*f6d9831bSAtsushi Nemoto (TX4938_PCFG_ATA_SEL | TX4938_PCFG_ISA_SEL | 363*f6d9831bSAtsushi Nemoto TX4938_PCFG_NDF_SEL)) 364*f6d9831bSAtsushi Nemoto != TX4938_PCFG_NDF_SEL) { 365*f6d9831bSAtsushi Nemoto rst |= TX4938_CLKCTR_NDFRST; 366*f6d9831bSAtsushi Nemoto ckd |= TX4938_CLKCTR_NDFCKD; 367*f6d9831bSAtsushi Nemoto strcat(buf, " NDFMC"); 368*f6d9831bSAtsushi Nemoto } 369*f6d9831bSAtsushi Nemoto if (!(pcfg & TX4938_PCFG_SPI_SEL)) { 370*f6d9831bSAtsushi Nemoto rst |= TX4938_CLKCTR_SPIRST; 371*f6d9831bSAtsushi Nemoto ckd |= TX4938_CLKCTR_SPICKD; 372*f6d9831bSAtsushi Nemoto strcat(buf, " SPI"); 373*f6d9831bSAtsushi Nemoto } 374*f6d9831bSAtsushi Nemoto break; 375*f6d9831bSAtsushi Nemoto } 376*f6d9831bSAtsushi Nemoto if (rst | ckd) { 377*f6d9831bSAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, rst); 378*f6d9831bSAtsushi Nemoto txx9_set64(&tx4938_ccfgptr->clkctr, ckd); 379*f6d9831bSAtsushi Nemoto } 380*f6d9831bSAtsushi Nemoto local_irq_enable(); 381*f6d9831bSAtsushi Nemoto if (buf[0]) 382*f6d9831bSAtsushi Nemoto pr_info("%s: stop%s\n", txx9_pcode_str, buf); 383*f6d9831bSAtsushi Nemoto } 384*f6d9831bSAtsushi Nemoto 385*f6d9831bSAtsushi Nemoto static int __init tx4938_late_init(void) 386*f6d9831bSAtsushi Nemoto { 387*f6d9831bSAtsushi Nemoto if (txx9_pcode != 0x4937 && txx9_pcode != 0x4938) 388*f6d9831bSAtsushi Nemoto return -ENODEV; 389*f6d9831bSAtsushi Nemoto tx4938_stop_unused_modules(); 390*f6d9831bSAtsushi Nemoto return 0; 391*f6d9831bSAtsushi Nemoto } 392*f6d9831bSAtsushi Nemoto late_initcall(tx4938_late_init); 393