194a4c329SAtsushi Nemoto /* 294a4c329SAtsushi Nemoto * TX4927 setup routines 394a4c329SAtsushi Nemoto * Based on linux/arch/mips/txx9/rbtx4938/setup.c, 494a4c329SAtsushi Nemoto * and RBTX49xx patch from CELF patch archive. 594a4c329SAtsushi Nemoto * 694a4c329SAtsushi Nemoto * 2003-2005 (c) MontaVista Software, Inc. 794a4c329SAtsushi Nemoto * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007 894a4c329SAtsushi Nemoto * 994a4c329SAtsushi Nemoto * This file is subject to the terms and conditions of the GNU General Public 1094a4c329SAtsushi Nemoto * License. See the file "COPYING" in the main directory of this archive 1194a4c329SAtsushi Nemoto * for more details. 1294a4c329SAtsushi Nemoto */ 1394a4c329SAtsushi Nemoto #include <linux/init.h> 1494a4c329SAtsushi Nemoto #include <linux/ioport.h> 1594a4c329SAtsushi Nemoto #include <linux/delay.h> 1694a4c329SAtsushi Nemoto #include <linux/param.h> 1794a4c329SAtsushi Nemoto #include <asm/txx9irq.h> 1894a4c329SAtsushi Nemoto #include <asm/txx9tmr.h> 1994a4c329SAtsushi Nemoto #include <asm/txx9pio.h> 2094a4c329SAtsushi Nemoto #include <asm/txx9/generic.h> 2194a4c329SAtsushi Nemoto #include <asm/txx9/tx4927.h> 2294a4c329SAtsushi Nemoto 2368314725SAtsushi Nemoto static void __init tx4927_wdr_init(void) 2494a4c329SAtsushi Nemoto { 2594a4c329SAtsushi Nemoto /* clear WatchDogReset (W1C) */ 2694a4c329SAtsushi Nemoto tx4927_ccfg_set(TX4927_CCFG_WDRST); 2794a4c329SAtsushi Nemoto /* do reset on watchdog */ 2894a4c329SAtsushi Nemoto tx4927_ccfg_set(TX4927_CCFG_WR); 2994a4c329SAtsushi Nemoto } 3094a4c329SAtsushi Nemoto 3168314725SAtsushi Nemoto void __init tx4927_wdt_init(void) 3268314725SAtsushi Nemoto { 3368314725SAtsushi Nemoto txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL); 3468314725SAtsushi Nemoto } 3568314725SAtsushi Nemoto 3694a4c329SAtsushi Nemoto static struct resource tx4927_sdram_resource[4]; 3794a4c329SAtsushi Nemoto 3894a4c329SAtsushi Nemoto void __init tx4927_setup(void) 3994a4c329SAtsushi Nemoto { 4094a4c329SAtsushi Nemoto int i; 4194a4c329SAtsushi Nemoto __u32 divmode; 4294a4c329SAtsushi Nemoto int cpuclk = 0; 4394a4c329SAtsushi Nemoto u64 ccfg; 4494a4c329SAtsushi Nemoto 4594a4c329SAtsushi Nemoto txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE, 4694a4c329SAtsushi Nemoto TX4927_REG_SIZE); 4794a4c329SAtsushi Nemoto 4894a4c329SAtsushi Nemoto /* SDRAMC,EBUSC are configured by PROM */ 4994a4c329SAtsushi Nemoto for (i = 0; i < 8; i++) { 5094a4c329SAtsushi Nemoto if (!(TX4927_EBUSC_CR(i) & 0x8)) 5194a4c329SAtsushi Nemoto continue; /* disabled */ 5294a4c329SAtsushi Nemoto txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i); 5394a4c329SAtsushi Nemoto txx9_ce_res[i].end = 5494a4c329SAtsushi Nemoto txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1; 5594a4c329SAtsushi Nemoto request_resource(&iomem_resource, &txx9_ce_res[i]); 5694a4c329SAtsushi Nemoto } 5794a4c329SAtsushi Nemoto 5894a4c329SAtsushi Nemoto /* clocks */ 5994a4c329SAtsushi Nemoto ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg); 6094a4c329SAtsushi Nemoto if (txx9_master_clock) { 6194a4c329SAtsushi Nemoto /* calculate gbus_clock and cpu_clock from master_clock */ 6294a4c329SAtsushi Nemoto divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK; 6394a4c329SAtsushi Nemoto switch (divmode) { 6494a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_8: 6594a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_10: 6694a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_12: 6794a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_16: 6894a4c329SAtsushi Nemoto txx9_gbus_clock = txx9_master_clock * 4; break; 6994a4c329SAtsushi Nemoto default: 7094a4c329SAtsushi Nemoto txx9_gbus_clock = txx9_master_clock; 7194a4c329SAtsushi Nemoto } 7294a4c329SAtsushi Nemoto switch (divmode) { 7394a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_2: 7494a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_8: 7594a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 2; break; 7694a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_2_5: 7794a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_10: 7894a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 5 / 2; break; 7994a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_3: 8094a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_12: 8194a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 3; break; 8294a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_4: 8394a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_16: 8494a4c329SAtsushi Nemoto cpuclk = txx9_gbus_clock * 4; break; 8594a4c329SAtsushi Nemoto } 8694a4c329SAtsushi Nemoto txx9_cpu_clock = cpuclk; 8794a4c329SAtsushi Nemoto } else { 8894a4c329SAtsushi Nemoto if (txx9_cpu_clock == 0) 8994a4c329SAtsushi Nemoto txx9_cpu_clock = 200000000; /* 200MHz */ 9094a4c329SAtsushi Nemoto /* calculate gbus_clock and master_clock from cpu_clock */ 9194a4c329SAtsushi Nemoto cpuclk = txx9_cpu_clock; 9294a4c329SAtsushi Nemoto divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK; 9394a4c329SAtsushi Nemoto switch (divmode) { 9494a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_2: 9594a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_8: 9694a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 2; break; 9794a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_2_5: 9894a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_10: 9994a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk * 2 / 5; break; 10094a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_3: 10194a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_12: 10294a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 3; break; 10394a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_4: 10494a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_16: 10594a4c329SAtsushi Nemoto txx9_gbus_clock = cpuclk / 4; break; 10694a4c329SAtsushi Nemoto } 10794a4c329SAtsushi Nemoto switch (divmode) { 10894a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_8: 10994a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_10: 11094a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_12: 11194a4c329SAtsushi Nemoto case TX4927_CCFG_DIVMODE_16: 11294a4c329SAtsushi Nemoto txx9_master_clock = txx9_gbus_clock / 4; break; 11394a4c329SAtsushi Nemoto default: 11494a4c329SAtsushi Nemoto txx9_master_clock = txx9_gbus_clock; 11594a4c329SAtsushi Nemoto } 11694a4c329SAtsushi Nemoto } 11794a4c329SAtsushi Nemoto /* change default value to udelay/mdelay take reasonable time */ 11894a4c329SAtsushi Nemoto loops_per_jiffy = txx9_cpu_clock / HZ / 2; 11994a4c329SAtsushi Nemoto 12094a4c329SAtsushi Nemoto /* CCFG */ 12194a4c329SAtsushi Nemoto tx4927_wdr_init(); 12294a4c329SAtsushi Nemoto /* clear BusErrorOnWrite flag (W1C) */ 12394a4c329SAtsushi Nemoto tx4927_ccfg_set(TX4927_CCFG_BEOW); 12494a4c329SAtsushi Nemoto /* enable Timeout BusError */ 12594a4c329SAtsushi Nemoto if (txx9_ccfg_toeon) 12694a4c329SAtsushi Nemoto tx4927_ccfg_set(TX4927_CCFG_TOE); 12794a4c329SAtsushi Nemoto 12894a4c329SAtsushi Nemoto /* DMA selection */ 12994a4c329SAtsushi Nemoto txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL); 13094a4c329SAtsushi Nemoto 13194a4c329SAtsushi Nemoto /* Use external clock for external arbiter */ 13294a4c329SAtsushi Nemoto if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB)) 13394a4c329SAtsushi Nemoto txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL); 13494a4c329SAtsushi Nemoto 13594a4c329SAtsushi Nemoto printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n", 13694a4c329SAtsushi Nemoto txx9_pcode_str, 13794a4c329SAtsushi Nemoto (cpuclk + 500000) / 1000000, 13894a4c329SAtsushi Nemoto (txx9_master_clock + 500000) / 1000000, 13994a4c329SAtsushi Nemoto (__u32)____raw_readq(&tx4927_ccfgptr->crir), 14094a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg), 14194a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4927_ccfgptr->pcfg)); 14294a4c329SAtsushi Nemoto 14394a4c329SAtsushi Nemoto printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str); 14494a4c329SAtsushi Nemoto for (i = 0; i < 4; i++) { 14594a4c329SAtsushi Nemoto __u64 cr = TX4927_SDRAMC_CR(i); 14694a4c329SAtsushi Nemoto unsigned long base, size; 14794a4c329SAtsushi Nemoto if (!((__u32)cr & 0x00000400)) 14894a4c329SAtsushi Nemoto continue; /* disabled */ 14994a4c329SAtsushi Nemoto base = (unsigned long)(cr >> 49) << 21; 15094a4c329SAtsushi Nemoto size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21; 15194a4c329SAtsushi Nemoto printk(" CR%d:%016llx", i, (unsigned long long)cr); 15294a4c329SAtsushi Nemoto tx4927_sdram_resource[i].name = "SDRAM"; 15394a4c329SAtsushi Nemoto tx4927_sdram_resource[i].start = base; 15494a4c329SAtsushi Nemoto tx4927_sdram_resource[i].end = base + size - 1; 15594a4c329SAtsushi Nemoto tx4927_sdram_resource[i].flags = IORESOURCE_MEM; 15694a4c329SAtsushi Nemoto request_resource(&iomem_resource, &tx4927_sdram_resource[i]); 15794a4c329SAtsushi Nemoto } 15894a4c329SAtsushi Nemoto printk(" TR:%09llx\n", 15994a4c329SAtsushi Nemoto (unsigned long long)____raw_readq(&tx4927_sdramcptr->tr)); 16094a4c329SAtsushi Nemoto 16194a4c329SAtsushi Nemoto /* TMR */ 16294a4c329SAtsushi Nemoto /* disable all timers */ 16394a4c329SAtsushi Nemoto for (i = 0; i < TX4927_NR_TMR; i++) 16494a4c329SAtsushi Nemoto txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL); 16594a4c329SAtsushi Nemoto 16694a4c329SAtsushi Nemoto /* PIO */ 16794a4c329SAtsushi Nemoto txx9_gpio_init(TX4927_PIO_REG & 0xfffffffffULL, 0, TX4927_NUM_PIO); 16894a4c329SAtsushi Nemoto __raw_writel(0, &tx4927_pioptr->maskcpu); 16994a4c329SAtsushi Nemoto __raw_writel(0, &tx4927_pioptr->maskext); 17094a4c329SAtsushi Nemoto } 17194a4c329SAtsushi Nemoto 17294a4c329SAtsushi Nemoto void __init tx4927_time_init(unsigned int tmrnr) 17394a4c329SAtsushi Nemoto { 17494a4c329SAtsushi Nemoto if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS) 17594a4c329SAtsushi Nemoto txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL, 17694a4c329SAtsushi Nemoto TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr), 17794a4c329SAtsushi Nemoto TXX9_IMCLK); 17894a4c329SAtsushi Nemoto } 17994a4c329SAtsushi Nemoto 180*7779a5e0SAtsushi Nemoto void __init tx4927_sio_init(unsigned int sclk, unsigned int cts_mask) 18194a4c329SAtsushi Nemoto { 18294a4c329SAtsushi Nemoto int i; 18394a4c329SAtsushi Nemoto 184*7779a5e0SAtsushi Nemoto for (i = 0; i < 2; i++) 185*7779a5e0SAtsushi Nemoto txx9_sio_init(TX4927_SIO_REG(i) & 0xfffffffffULL, 186*7779a5e0SAtsushi Nemoto TXX9_IRQ_BASE + TX4927_IR_SIO(i), 187*7779a5e0SAtsushi Nemoto i, sclk, (1 << i) & cts_mask); 18894a4c329SAtsushi Nemoto } 189