xref: /openbmc/linux/arch/mips/rb532/gpio.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
173b4390fSRalf Baechle /*
273b4390fSRalf Baechle  *  Miscellaneous functions for IDT EB434 board
373b4390fSRalf Baechle  *
473b4390fSRalf Baechle  *  Copyright 2004 IDT Inc. (rischelp@idt.com)
573b4390fSRalf Baechle  *  Copyright 2006 Phil Sutter <n0-1@freewrt.org>
673b4390fSRalf Baechle  *  Copyright 2007 Florian Fainelli <florian@openwrt.org>
773b4390fSRalf Baechle  *
873b4390fSRalf Baechle  *  This program is free software; you can redistribute  it and/or modify it
973b4390fSRalf Baechle  *  under  the terms of  the GNU General  Public License as published by the
1073b4390fSRalf Baechle  *  Free Software Foundation;  either version 2 of the  License, or (at your
1173b4390fSRalf Baechle  *  option) any later version.
1273b4390fSRalf Baechle  *
1373b4390fSRalf Baechle  *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED
1473b4390fSRalf Baechle  *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF
1573b4390fSRalf Baechle  *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
1673b4390fSRalf Baechle  *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT,
1773b4390fSRalf Baechle  *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
1873b4390fSRalf Baechle  *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF
1973b4390fSRalf Baechle  *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
2073b4390fSRalf Baechle  *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT
2173b4390fSRalf Baechle  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2273b4390fSRalf Baechle  *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2373b4390fSRalf Baechle  *
2473b4390fSRalf Baechle  *  You should have received a copy of the  GNU General Public License along
2573b4390fSRalf Baechle  *  with this program; if not, write  to the Free Software Foundation, Inc.,
2673b4390fSRalf Baechle  *  675 Mass Ave, Cambridge, MA 02139, USA.
2773b4390fSRalf Baechle  */
2873b4390fSRalf Baechle 
2973b4390fSRalf Baechle #include <linux/kernel.h>
3073b4390fSRalf Baechle #include <linux/init.h>
3173b4390fSRalf Baechle #include <linux/types.h>
32cae39d13SPaul Gortmaker #include <linux/export.h>
3373b4390fSRalf Baechle #include <linux/spinlock.h>
3473b4390fSRalf Baechle #include <linux/platform_device.h>
3541f6f8ecSLinus Walleij #include <linux/gpio/driver.h>
3673b4390fSRalf Baechle 
3773b4390fSRalf Baechle #include <asm/mach-rc32434/rb.h>
38d888e25bSFlorian Fainelli #include <asm/mach-rc32434/gpio.h>
3973b4390fSRalf Baechle 
40*bf64f7feSJackie Liu #define GPIOBASE	0x050000
41*bf64f7feSJackie Liu /* Offsets relative to GPIOBASE */
42*bf64f7feSJackie Liu #define GPIOFUNC	0x00
43*bf64f7feSJackie Liu #define GPIOCFG		0x04
44*bf64f7feSJackie Liu #define GPIOD		0x08
45*bf64f7feSJackie Liu #define GPIOILEVEL	0x0C
46*bf64f7feSJackie Liu #define GPIOISTAT	0x10
47*bf64f7feSJackie Liu #define GPIONMIEN	0x14
48*bf64f7feSJackie Liu #define IMASK6		0x38
49*bf64f7feSJackie Liu 
50d888e25bSFlorian Fainelli struct rb532_gpio_chip {
51d888e25bSFlorian Fainelli 	struct gpio_chip chip;
52d888e25bSFlorian Fainelli 	void __iomem	 *regbase;
53d888e25bSFlorian Fainelli };
5473b4390fSRalf Baechle 
5573b4390fSRalf Baechle static struct resource rb532_gpio_reg0_res[] = {
5673b4390fSRalf Baechle 	{
5773b4390fSRalf Baechle 		.name	= "gpio_reg0",
583c8cf8caSFlorian Fainelli 		.start	= REGBASE + GPIOBASE,
593c8cf8caSFlorian Fainelli 		.end	= REGBASE + GPIOBASE + sizeof(struct rb532_gpio_reg) - 1,
6073b4390fSRalf Baechle 		.flags	= IORESOURCE_MEM,
6173b4390fSRalf Baechle 	}
6273b4390fSRalf Baechle };
6373b4390fSRalf Baechle 
642e373952SPhil Sutter /* rb532_set_bit - sanely set a bit
652e373952SPhil Sutter  *
662e373952SPhil Sutter  * bitval: new value for the bit
672e373952SPhil Sutter  * offset: bit index in the 4 byte address range
682e373952SPhil Sutter  * ioaddr: 4 byte aligned address being altered
692e373952SPhil Sutter  */
rb532_set_bit(unsigned bitval,unsigned offset,void __iomem * ioaddr)702e373952SPhil Sutter static inline void rb532_set_bit(unsigned bitval,
712e373952SPhil Sutter 		unsigned offset, void __iomem *ioaddr)
722e373952SPhil Sutter {
732e373952SPhil Sutter 	unsigned long flags;
742e373952SPhil Sutter 	u32 val;
752e373952SPhil Sutter 
762e373952SPhil Sutter 	local_irq_save(flags);
772e373952SPhil Sutter 
782e373952SPhil Sutter 	val = readl(ioaddr);
795379a5fdSPhil Sutter 	val &= ~(!bitval << offset);   /* unset bit if bitval == 0 */
805379a5fdSPhil Sutter 	val |= (!!bitval << offset);   /* set bit if bitval == 1 */
812e373952SPhil Sutter 	writel(val, ioaddr);
822e373952SPhil Sutter 
832e373952SPhil Sutter 	local_irq_restore(flags);
842e373952SPhil Sutter }
852e373952SPhil Sutter 
862e373952SPhil Sutter /* rb532_get_bit - read a bit
872e373952SPhil Sutter  *
882e373952SPhil Sutter  * returns the boolean state of the bit, which may be > 1
892e373952SPhil Sutter  */
rb532_get_bit(unsigned offset,void __iomem * ioaddr)902e373952SPhil Sutter static inline int rb532_get_bit(unsigned offset, void __iomem *ioaddr)
912e373952SPhil Sutter {
92635c9907SRalf Baechle 	return readl(ioaddr) & (1 << offset);
932e373952SPhil Sutter }
942e373952SPhil Sutter 
95d888e25bSFlorian Fainelli /*
96d888e25bSFlorian Fainelli  * Return GPIO level */
rb532_gpio_get(struct gpio_chip * chip,unsigned offset)97d888e25bSFlorian Fainelli static int rb532_gpio_get(struct gpio_chip *chip, unsigned offset)
9873b4390fSRalf Baechle {
99d888e25bSFlorian Fainelli 	struct rb532_gpio_chip	*gpch;
100d888e25bSFlorian Fainelli 
10141f6f8ecSLinus Walleij 	gpch = gpiochip_get_data(chip);
1028eb248faSLinus Walleij 	return !!rb532_get_bit(offset, gpch->regbase + GPIOD);
10373b4390fSRalf Baechle }
10473b4390fSRalf Baechle 
105d888e25bSFlorian Fainelli /*
106d888e25bSFlorian Fainelli  * Set output GPIO level
107d888e25bSFlorian Fainelli  */
rb532_gpio_set(struct gpio_chip * chip,unsigned offset,int value)108d888e25bSFlorian Fainelli static void rb532_gpio_set(struct gpio_chip *chip,
109d888e25bSFlorian Fainelli 				unsigned offset, int value)
11073b4390fSRalf Baechle {
111d888e25bSFlorian Fainelli 	struct rb532_gpio_chip	*gpch;
11273b4390fSRalf Baechle 
11341f6f8ecSLinus Walleij 	gpch = gpiochip_get_data(chip);
1142e373952SPhil Sutter 	rb532_set_bit(value, offset, gpch->regbase + GPIOD);
11573b4390fSRalf Baechle }
11673b4390fSRalf Baechle 
117d888e25bSFlorian Fainelli /*
118d888e25bSFlorian Fainelli  * Set GPIO direction to input
119d888e25bSFlorian Fainelli  */
rb532_gpio_direction_input(struct gpio_chip * chip,unsigned offset)120d888e25bSFlorian Fainelli static int rb532_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
12173b4390fSRalf Baechle {
122d888e25bSFlorian Fainelli 	struct rb532_gpio_chip	*gpch;
123d888e25bSFlorian Fainelli 
12441f6f8ecSLinus Walleij 	gpch = gpiochip_get_data(chip);
125d888e25bSFlorian Fainelli 
12633763d57SPhil Sutter 	/* disable alternate function in case it's set */
12733763d57SPhil Sutter 	rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
12873b4390fSRalf Baechle 
1292e373952SPhil Sutter 	rb532_set_bit(0, offset, gpch->regbase + GPIOCFG);
13073b4390fSRalf Baechle 	return 0;
13173b4390fSRalf Baechle }
13273b4390fSRalf Baechle 
133d888e25bSFlorian Fainelli /*
134d888e25bSFlorian Fainelli  * Set GPIO direction to output
135d888e25bSFlorian Fainelli  */
rb532_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)136d888e25bSFlorian Fainelli static int rb532_gpio_direction_output(struct gpio_chip *chip,
137d888e25bSFlorian Fainelli 					unsigned offset, int value)
13873b4390fSRalf Baechle {
139d888e25bSFlorian Fainelli 	struct rb532_gpio_chip	*gpch;
140d888e25bSFlorian Fainelli 
14141f6f8ecSLinus Walleij 	gpch = gpiochip_get_data(chip);
142d888e25bSFlorian Fainelli 
14333763d57SPhil Sutter 	/* disable alternate function in case it's set */
14433763d57SPhil Sutter 	rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
14573b4390fSRalf Baechle 
1462e373952SPhil Sutter 	/* set the initial output value */
1472e373952SPhil Sutter 	rb532_set_bit(value, offset, gpch->regbase + GPIOD);
1482e373952SPhil Sutter 
1492e373952SPhil Sutter 	rb532_set_bit(1, offset, gpch->regbase + GPIOCFG);
15073b4390fSRalf Baechle 	return 0;
15173b4390fSRalf Baechle }
15273b4390fSRalf Baechle 
rb532_gpio_to_irq(struct gpio_chip * chip,unsigned gpio)153832f5dacSAlban Bedel static int rb532_gpio_to_irq(struct gpio_chip *chip, unsigned gpio)
154832f5dacSAlban Bedel {
155832f5dacSAlban Bedel 	return 8 + 4 * 32 + gpio;
156832f5dacSAlban Bedel }
157832f5dacSAlban Bedel 
158d888e25bSFlorian Fainelli static struct rb532_gpio_chip rb532_gpio_chip[] = {
159d888e25bSFlorian Fainelli 	[0] = {
160d888e25bSFlorian Fainelli 		.chip = {
161d888e25bSFlorian Fainelli 			.label			= "gpio0",
162d888e25bSFlorian Fainelli 			.direction_input	= rb532_gpio_direction_input,
163d888e25bSFlorian Fainelli 			.direction_output	= rb532_gpio_direction_output,
164d888e25bSFlorian Fainelli 			.get			= rb532_gpio_get,
165d888e25bSFlorian Fainelli 			.set			= rb532_gpio_set,
166832f5dacSAlban Bedel 			.to_irq			= rb532_gpio_to_irq,
167d888e25bSFlorian Fainelli 			.base			= 0,
168d888e25bSFlorian Fainelli 			.ngpio			= 32,
169d888e25bSFlorian Fainelli 		},
170d888e25bSFlorian Fainelli 	},
171d888e25bSFlorian Fainelli };
17273b4390fSRalf Baechle 
1732e373952SPhil Sutter /*
1742e373952SPhil Sutter  * Set GPIO interrupt level
1752e373952SPhil Sutter  */
rb532_gpio_set_ilevel(int bit,unsigned gpio)1762e373952SPhil Sutter void rb532_gpio_set_ilevel(int bit, unsigned gpio)
1772e373952SPhil Sutter {
1782e373952SPhil Sutter 	rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOILEVEL);
1792e373952SPhil Sutter }
1802e373952SPhil Sutter EXPORT_SYMBOL(rb532_gpio_set_ilevel);
1812e373952SPhil Sutter 
1822e373952SPhil Sutter /*
1832e373952SPhil Sutter  * Set GPIO interrupt status
1842e373952SPhil Sutter  */
rb532_gpio_set_istat(int bit,unsigned gpio)1852e373952SPhil Sutter void rb532_gpio_set_istat(int bit, unsigned gpio)
1862e373952SPhil Sutter {
1872e373952SPhil Sutter 	rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOISTAT);
1882e373952SPhil Sutter }
1892e373952SPhil Sutter EXPORT_SYMBOL(rb532_gpio_set_istat);
1902e373952SPhil Sutter 
1912e373952SPhil Sutter /*
1922e373952SPhil Sutter  * Configure GPIO alternate function
1932e373952SPhil Sutter  */
rb532_gpio_set_func(unsigned gpio)1940fc6bc0dSPhil Sutter void rb532_gpio_set_func(unsigned gpio)
1952e373952SPhil Sutter {
1960fc6bc0dSPhil Sutter        rb532_set_bit(1, gpio, rb532_gpio_chip->regbase + GPIOFUNC);
1972e373952SPhil Sutter }
1980fc6bc0dSPhil Sutter EXPORT_SYMBOL(rb532_gpio_set_func);
1992e373952SPhil Sutter 
rb532_gpio_init(void)20073b4390fSRalf Baechle int __init rb532_gpio_init(void)
20173b4390fSRalf Baechle {
202d888e25bSFlorian Fainelli 	struct resource *r;
20373b4390fSRalf Baechle 
204d888e25bSFlorian Fainelli 	r = rb532_gpio_reg0_res;
2054bdc0d67SChristoph Hellwig 	rb532_gpio_chip->regbase = ioremap(r->start, resource_size(r));
206d888e25bSFlorian Fainelli 
207d888e25bSFlorian Fainelli 	if (!rb532_gpio_chip->regbase) {
20873b4390fSRalf Baechle 		printk(KERN_ERR "rb532: cannot remap GPIO register 0\n");
20973b4390fSRalf Baechle 		return -ENXIO;
21073b4390fSRalf Baechle 	}
21173b4390fSRalf Baechle 
212d888e25bSFlorian Fainelli 	/* Register our GPIO chip */
21341f6f8ecSLinus Walleij 	gpiochip_add_data(&rb532_gpio_chip->chip, rb532_gpio_chip);
214d888e25bSFlorian Fainelli 
21573b4390fSRalf Baechle 	return 0;
21673b4390fSRalf Baechle }
21773b4390fSRalf Baechle arch_initcall(rb532_gpio_init);
218