1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 21df7addbSJohn Crispin /* 31df7addbSJohn Crispin * 41df7addbSJohn Crispin * Copyright (C) 2015 Nikolay Martynov <mar.kolya@gmail.com> 597b92108SJohn Crispin * Copyright (C) 2015 John Crispin <john@phrozen.org> 61df7addbSJohn Crispin */ 71df7addbSJohn Crispin 81df7addbSJohn Crispin #include <linux/kernel.h> 91df7addbSJohn Crispin #include <linux/init.h> 101df7addbSJohn Crispin 111df7addbSJohn Crispin #include <asm/mipsregs.h> 121df7addbSJohn Crispin #include <asm/smp-ops.h> 13e83f7e02SPaul Burton #include <asm/mips-cps.h> 141df7addbSJohn Crispin #include <asm/mach-ralink/ralink_regs.h> 151df7addbSJohn Crispin #include <asm/mach-ralink/mt7621.h> 161df7addbSJohn Crispin 171df7addbSJohn Crispin #include <pinmux.h> 181df7addbSJohn Crispin 191df7addbSJohn Crispin #include "common.h" 201df7addbSJohn Crispin 211df7addbSJohn Crispin #define SYSC_REG_SYSCFG 0x10 221df7addbSJohn Crispin #define SYSC_REG_CPLL_CLKCFG0 0x2c 231df7addbSJohn Crispin #define SYSC_REG_CUR_CLK_STS 0x44 241df7addbSJohn Crispin #define CPU_CLK_SEL (BIT(30) | BIT(31)) 251df7addbSJohn Crispin 261df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART1 1 271df7addbSJohn Crispin #define MT7621_GPIO_MODE_I2C 2 281df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART3_MASK 0x3 291df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART3_SHIFT 3 301df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART3_GPIO 1 311df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART2_MASK 0x3 321df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART2_SHIFT 5 331df7addbSJohn Crispin #define MT7621_GPIO_MODE_UART2_GPIO 1 341df7addbSJohn Crispin #define MT7621_GPIO_MODE_JTAG 7 351df7addbSJohn Crispin #define MT7621_GPIO_MODE_WDT_MASK 0x3 361df7addbSJohn Crispin #define MT7621_GPIO_MODE_WDT_SHIFT 8 371df7addbSJohn Crispin #define MT7621_GPIO_MODE_WDT_GPIO 1 381df7addbSJohn Crispin #define MT7621_GPIO_MODE_PCIE_RST 0 391df7addbSJohn Crispin #define MT7621_GPIO_MODE_PCIE_REF 2 401df7addbSJohn Crispin #define MT7621_GPIO_MODE_PCIE_MASK 0x3 411df7addbSJohn Crispin #define MT7621_GPIO_MODE_PCIE_SHIFT 10 421df7addbSJohn Crispin #define MT7621_GPIO_MODE_PCIE_GPIO 1 431df7addbSJohn Crispin #define MT7621_GPIO_MODE_MDIO_MASK 0x3 441df7addbSJohn Crispin #define MT7621_GPIO_MODE_MDIO_SHIFT 12 451df7addbSJohn Crispin #define MT7621_GPIO_MODE_MDIO_GPIO 1 461df7addbSJohn Crispin #define MT7621_GPIO_MODE_RGMII1 14 471df7addbSJohn Crispin #define MT7621_GPIO_MODE_RGMII2 15 481df7addbSJohn Crispin #define MT7621_GPIO_MODE_SPI_MASK 0x3 491df7addbSJohn Crispin #define MT7621_GPIO_MODE_SPI_SHIFT 16 501df7addbSJohn Crispin #define MT7621_GPIO_MODE_SPI_GPIO 1 511df7addbSJohn Crispin #define MT7621_GPIO_MODE_SDHCI_MASK 0x3 521df7addbSJohn Crispin #define MT7621_GPIO_MODE_SDHCI_SHIFT 18 531df7addbSJohn Crispin #define MT7621_GPIO_MODE_SDHCI_GPIO 1 541df7addbSJohn Crispin 551df7addbSJohn Crispin static struct rt2880_pmx_func uart1_grp[] = { FUNC("uart1", 0, 1, 2) }; 561df7addbSJohn Crispin static struct rt2880_pmx_func i2c_grp[] = { FUNC("i2c", 0, 3, 2) }; 571df7addbSJohn Crispin static struct rt2880_pmx_func uart3_grp[] = { 581df7addbSJohn Crispin FUNC("uart3", 0, 5, 4), 591df7addbSJohn Crispin FUNC("i2s", 2, 5, 4), 601df7addbSJohn Crispin FUNC("spdif3", 3, 5, 4), 611df7addbSJohn Crispin }; 621df7addbSJohn Crispin static struct rt2880_pmx_func uart2_grp[] = { 631df7addbSJohn Crispin FUNC("uart2", 0, 9, 4), 641df7addbSJohn Crispin FUNC("pcm", 2, 9, 4), 651df7addbSJohn Crispin FUNC("spdif2", 3, 9, 4), 661df7addbSJohn Crispin }; 671df7addbSJohn Crispin static struct rt2880_pmx_func jtag_grp[] = { FUNC("jtag", 0, 13, 5) }; 681df7addbSJohn Crispin static struct rt2880_pmx_func wdt_grp[] = { 691df7addbSJohn Crispin FUNC("wdt rst", 0, 18, 1), 701df7addbSJohn Crispin FUNC("wdt refclk", 2, 18, 1), 711df7addbSJohn Crispin }; 721df7addbSJohn Crispin static struct rt2880_pmx_func pcie_rst_grp[] = { 731df7addbSJohn Crispin FUNC("pcie rst", MT7621_GPIO_MODE_PCIE_RST, 19, 1), 741df7addbSJohn Crispin FUNC("pcie refclk", MT7621_GPIO_MODE_PCIE_REF, 19, 1) 751df7addbSJohn Crispin }; 761df7addbSJohn Crispin static struct rt2880_pmx_func mdio_grp[] = { FUNC("mdio", 0, 20, 2) }; 771df7addbSJohn Crispin static struct rt2880_pmx_func rgmii2_grp[] = { FUNC("rgmii2", 0, 22, 12) }; 781df7addbSJohn Crispin static struct rt2880_pmx_func spi_grp[] = { 791df7addbSJohn Crispin FUNC("spi", 0, 34, 7), 801df7addbSJohn Crispin FUNC("nand1", 2, 34, 7), 811df7addbSJohn Crispin }; 821df7addbSJohn Crispin static struct rt2880_pmx_func sdhci_grp[] = { 831df7addbSJohn Crispin FUNC("sdhci", 0, 41, 8), 841df7addbSJohn Crispin FUNC("nand2", 2, 41, 8), 851df7addbSJohn Crispin }; 861df7addbSJohn Crispin static struct rt2880_pmx_func rgmii1_grp[] = { FUNC("rgmii1", 0, 49, 12) }; 871df7addbSJohn Crispin 881df7addbSJohn Crispin static struct rt2880_pmx_group mt7621_pinmux_data[] = { 891df7addbSJohn Crispin GRP("uart1", uart1_grp, 1, MT7621_GPIO_MODE_UART1), 901df7addbSJohn Crispin GRP("i2c", i2c_grp, 1, MT7621_GPIO_MODE_I2C), 911df7addbSJohn Crispin GRP_G("uart3", uart3_grp, MT7621_GPIO_MODE_UART3_MASK, 921df7addbSJohn Crispin MT7621_GPIO_MODE_UART3_GPIO, MT7621_GPIO_MODE_UART3_SHIFT), 931df7addbSJohn Crispin GRP_G("uart2", uart2_grp, MT7621_GPIO_MODE_UART2_MASK, 941df7addbSJohn Crispin MT7621_GPIO_MODE_UART2_GPIO, MT7621_GPIO_MODE_UART2_SHIFT), 951df7addbSJohn Crispin GRP("jtag", jtag_grp, 1, MT7621_GPIO_MODE_JTAG), 961df7addbSJohn Crispin GRP_G("wdt", wdt_grp, MT7621_GPIO_MODE_WDT_MASK, 971df7addbSJohn Crispin MT7621_GPIO_MODE_WDT_GPIO, MT7621_GPIO_MODE_WDT_SHIFT), 981df7addbSJohn Crispin GRP_G("pcie", pcie_rst_grp, MT7621_GPIO_MODE_PCIE_MASK, 991df7addbSJohn Crispin MT7621_GPIO_MODE_PCIE_GPIO, MT7621_GPIO_MODE_PCIE_SHIFT), 1001df7addbSJohn Crispin GRP_G("mdio", mdio_grp, MT7621_GPIO_MODE_MDIO_MASK, 1011df7addbSJohn Crispin MT7621_GPIO_MODE_MDIO_GPIO, MT7621_GPIO_MODE_MDIO_SHIFT), 1021df7addbSJohn Crispin GRP("rgmii2", rgmii2_grp, 1, MT7621_GPIO_MODE_RGMII2), 1031df7addbSJohn Crispin GRP_G("spi", spi_grp, MT7621_GPIO_MODE_SPI_MASK, 1041df7addbSJohn Crispin MT7621_GPIO_MODE_SPI_GPIO, MT7621_GPIO_MODE_SPI_SHIFT), 1051df7addbSJohn Crispin GRP_G("sdhci", sdhci_grp, MT7621_GPIO_MODE_SDHCI_MASK, 1061df7addbSJohn Crispin MT7621_GPIO_MODE_SDHCI_GPIO, MT7621_GPIO_MODE_SDHCI_SHIFT), 1071df7addbSJohn Crispin GRP("rgmii1", rgmii1_grp, 1, MT7621_GPIO_MODE_RGMII1), 1081df7addbSJohn Crispin { 0 } 1091df7addbSJohn Crispin }; 1101df7addbSJohn Crispin 1111df7addbSJohn Crispin phys_addr_t mips_cpc_default_phys_base(void) 1121df7addbSJohn Crispin { 1131df7addbSJohn Crispin panic("Cannot detect cpc address"); 1141df7addbSJohn Crispin } 1151df7addbSJohn Crispin 1161df7addbSJohn Crispin void __init ralink_clk_init(void) 1171df7addbSJohn Crispin { 1181df7addbSJohn Crispin int cpu_fdiv = 0; 1191df7addbSJohn Crispin int cpu_ffrac = 0; 1201df7addbSJohn Crispin int fbdiv = 0; 1211df7addbSJohn Crispin u32 clk_sts, syscfg; 1221df7addbSJohn Crispin u8 clk_sel = 0, xtal_mode; 1231df7addbSJohn Crispin u32 cpu_clk; 1241df7addbSJohn Crispin 1251df7addbSJohn Crispin if ((rt_sysc_r32(SYSC_REG_CPLL_CLKCFG0) & CPU_CLK_SEL) != 0) 1261df7addbSJohn Crispin clk_sel = 1; 1271df7addbSJohn Crispin 1281df7addbSJohn Crispin switch (clk_sel) { 1291df7addbSJohn Crispin case 0: 1301df7addbSJohn Crispin clk_sts = rt_sysc_r32(SYSC_REG_CUR_CLK_STS); 1311df7addbSJohn Crispin cpu_fdiv = ((clk_sts >> 8) & 0x1F); 1321df7addbSJohn Crispin cpu_ffrac = (clk_sts & 0x1F); 1331df7addbSJohn Crispin cpu_clk = (500 * cpu_ffrac / cpu_fdiv) * 1000 * 1000; 1341df7addbSJohn Crispin break; 1351df7addbSJohn Crispin 1361df7addbSJohn Crispin case 1: 1371df7addbSJohn Crispin fbdiv = ((rt_sysc_r32(0x648) >> 4) & 0x7F) + 1; 1381df7addbSJohn Crispin syscfg = rt_sysc_r32(SYSC_REG_SYSCFG); 1391df7addbSJohn Crispin xtal_mode = (syscfg >> 6) & 0x7; 1401df7addbSJohn Crispin if (xtal_mode >= 6) { 1411df7addbSJohn Crispin /* 25Mhz Xtal */ 1421df7addbSJohn Crispin cpu_clk = 25 * fbdiv * 1000 * 1000; 1431df7addbSJohn Crispin } else if (xtal_mode >= 3) { 1441df7addbSJohn Crispin /* 40Mhz Xtal */ 1451df7addbSJohn Crispin cpu_clk = 40 * fbdiv * 1000 * 1000; 1461df7addbSJohn Crispin } else { 1471df7addbSJohn Crispin /* 20Mhz Xtal */ 1481df7addbSJohn Crispin cpu_clk = 20 * fbdiv * 1000 * 1000; 1491df7addbSJohn Crispin } 1501df7addbSJohn Crispin break; 1511df7addbSJohn Crispin } 1521df7addbSJohn Crispin } 1531df7addbSJohn Crispin 1541df7addbSJohn Crispin void __init ralink_of_remap(void) 1551df7addbSJohn Crispin { 1561df7addbSJohn Crispin rt_sysc_membase = plat_of_remap_node("mtk,mt7621-sysc"); 1571df7addbSJohn Crispin rt_memc_membase = plat_of_remap_node("mtk,mt7621-memc"); 1581df7addbSJohn Crispin 1591df7addbSJohn Crispin if (!rt_sysc_membase || !rt_memc_membase) 1601df7addbSJohn Crispin panic("Failed to remap core resources"); 1611df7addbSJohn Crispin } 1621df7addbSJohn Crispin 1631df7addbSJohn Crispin void prom_soc_init(struct ralink_soc_info *soc_info) 1641df7addbSJohn Crispin { 1651df7addbSJohn Crispin void __iomem *sysc = (void __iomem *) KSEG1ADDR(MT7621_SYSC_BASE); 1661df7addbSJohn Crispin unsigned char *name = NULL; 1671df7addbSJohn Crispin u32 n0; 1681df7addbSJohn Crispin u32 n1; 1691df7addbSJohn Crispin u32 rev; 1701df7addbSJohn Crispin 171a63d706eSNeilBrown /* Early detection of CMP support */ 172a63d706eSNeilBrown mips_cm_probe(); 173a63d706eSNeilBrown mips_cpc_probe(); 174a63d706eSNeilBrown 175a63d706eSNeilBrown if (mips_cps_numiocu(0)) { 176a63d706eSNeilBrown /* 177a63d706eSNeilBrown * mips_cm_probe() wipes out bootloader 178a63d706eSNeilBrown * config for CM regions and we have to configure them 179a63d706eSNeilBrown * again. This SoC cannot talk to pamlbus devices 180a63d706eSNeilBrown * witout proper iocu region set up. 181a63d706eSNeilBrown * 182a63d706eSNeilBrown * FIXME: it would be better to do this with values 183a63d706eSNeilBrown * from DT, but we need this very early because 184a63d706eSNeilBrown * without this we cannot talk to pretty much anything 185a63d706eSNeilBrown * including serial. 186a63d706eSNeilBrown */ 187a63d706eSNeilBrown write_gcr_reg0_base(MT7621_PALMBUS_BASE); 188a63d706eSNeilBrown write_gcr_reg0_mask(~MT7621_PALMBUS_SIZE | 189a63d706eSNeilBrown CM_GCR_REGn_MASK_CMTGT_IOCU0); 190a63d706eSNeilBrown __sync(); 191a63d706eSNeilBrown } 192a63d706eSNeilBrown 1931df7addbSJohn Crispin n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0); 1941df7addbSJohn Crispin n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1); 1951df7addbSJohn Crispin 1961df7addbSJohn Crispin if (n0 == MT7621_CHIP_NAME0 && n1 == MT7621_CHIP_NAME1) { 1971df7addbSJohn Crispin name = "MT7621"; 1981df7addbSJohn Crispin soc_info->compatible = "mtk,mt7621-soc"; 1991df7addbSJohn Crispin } else { 2001df7addbSJohn Crispin panic("mt7621: unknown SoC, n0:%08x n1:%08x\n", n0, n1); 2011df7addbSJohn Crispin } 2024f79ddecSJohn Crispin ralink_soc = MT762X_SOC_MT7621AT; 2031df7addbSJohn Crispin rev = __raw_readl(sysc + SYSC_REG_CHIP_REV); 2041df7addbSJohn Crispin 2051df7addbSJohn Crispin snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN, 2061df7addbSJohn Crispin "MediaTek %s ver:%u eco:%u", 2071df7addbSJohn Crispin name, 2081df7addbSJohn Crispin (rev >> CHIP_REV_VER_SHIFT) & CHIP_REV_VER_MASK, 2091df7addbSJohn Crispin (rev & CHIP_REV_ECO_MASK)); 2101df7addbSJohn Crispin 2111df7addbSJohn Crispin soc_info->mem_size_min = MT7621_DDR2_SIZE_MIN; 2121df7addbSJohn Crispin soc_info->mem_size_max = MT7621_DDR2_SIZE_MAX; 2131df7addbSJohn Crispin soc_info->mem_base = MT7621_DRAM_BASE; 2141df7addbSJohn Crispin 2151df7addbSJohn Crispin rt2880_pinmux_data = mt7621_pinmux_data; 2161df7addbSJohn Crispin 2171df7addbSJohn Crispin 2181df7addbSJohn Crispin if (!register_cps_smp_ops()) 2191df7addbSJohn Crispin return; 2201df7addbSJohn Crispin if (!register_cmp_smp_ops()) 2211df7addbSJohn Crispin return; 2221df7addbSJohn Crispin if (!register_vsmp_smp_ops()) 2231df7addbSJohn Crispin return; 2241df7addbSJohn Crispin } 225