xref: /openbmc/linux/arch/mips/ralink/mt7621.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21df7addbSJohn Crispin /*
31df7addbSJohn Crispin  *
41df7addbSJohn Crispin  * Copyright (C) 2015 Nikolay Martynov <mar.kolya@gmail.com>
597b92108SJohn Crispin  * Copyright (C) 2015 John Crispin <john@phrozen.org>
61df7addbSJohn Crispin  */
71df7addbSJohn Crispin 
81df7addbSJohn Crispin #include <linux/kernel.h>
91df7addbSJohn Crispin #include <linux/init.h>
1071b9b5e0SSergio Paracuellos #include <linux/slab.h>
1171b9b5e0SSergio Paracuellos #include <linux/sys_soc.h>
12139c949fSChuanhong Guo #include <linux/memblock.h>
13fe7498efSSergio Paracuellos #include <linux/pci.h>
14fe7498efSSergio Paracuellos #include <linux/bug.h>
151df7addbSJohn Crispin 
16139c949fSChuanhong Guo #include <asm/bootinfo.h>
171df7addbSJohn Crispin #include <asm/mipsregs.h>
181df7addbSJohn Crispin #include <asm/smp-ops.h>
19e83f7e02SPaul Burton #include <asm/mips-cps.h>
201df7addbSJohn Crispin #include <asm/mach-ralink/ralink_regs.h>
211df7addbSJohn Crispin #include <asm/mach-ralink/mt7621.h>
221df7addbSJohn Crispin 
231df7addbSJohn Crispin #include "common.h"
241df7addbSJohn Crispin 
25cc19db8bSChuanhong Guo #define MT7621_MEM_TEST_PATTERN         0xaa5555aa
26cc19db8bSChuanhong Guo 
27cc19db8bSChuanhong Guo static u32 detect_magic __initdata;
28*7c18b64bSJohn Thomson static struct ralink_soc_info *soc_info_ptr;
29139c949fSChuanhong Guo 
pcibios_root_bridge_prepare(struct pci_host_bridge * bridge)30fe7498efSSergio Paracuellos int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
31fe7498efSSergio Paracuellos {
32fe7498efSSergio Paracuellos 	struct resource_entry *entry;
33fe7498efSSergio Paracuellos 	resource_size_t mask;
34fe7498efSSergio Paracuellos 
35fe7498efSSergio Paracuellos 	entry = resource_list_first_type(&bridge->windows, IORESOURCE_MEM);
36fe7498efSSergio Paracuellos 	if (!entry) {
37fe7498efSSergio Paracuellos 		pr_err("Cannot get memory resource\n");
38fe7498efSSergio Paracuellos 		return -EINVAL;
39fe7498efSSergio Paracuellos 	}
40fe7498efSSergio Paracuellos 
41fe7498efSSergio Paracuellos 	if (mips_cps_numiocu(0)) {
42fe7498efSSergio Paracuellos 		/*
43fe7498efSSergio Paracuellos 		 * Hardware doesn't accept mask values with 1s after
44fe7498efSSergio Paracuellos 		 * 0s (e.g. 0xffef), so warn if that's happen
45fe7498efSSergio Paracuellos 		 */
46fe7498efSSergio Paracuellos 		mask = ~(entry->res->end - entry->res->start) & CM_GCR_REGn_MASK_ADDRMASK;
47fe7498efSSergio Paracuellos 		WARN_ON(mask && BIT(ffz(~mask)) - 1 != ~mask);
48fe7498efSSergio Paracuellos 
49fe7498efSSergio Paracuellos 		write_gcr_reg1_base(entry->res->start);
50fe7498efSSergio Paracuellos 		write_gcr_reg1_mask(mask | CM_GCR_REGn_MASK_CMTGT_IOCU0);
51fe7498efSSergio Paracuellos 		pr_info("PCI coherence region base: 0x%08llx, mask/settings: 0x%08llx\n",
52fe7498efSSergio Paracuellos 			(unsigned long long)read_gcr_reg1_base(),
53fe7498efSSergio Paracuellos 			(unsigned long long)read_gcr_reg1_mask());
54fe7498efSSergio Paracuellos 	}
55fe7498efSSergio Paracuellos 
56fe7498efSSergio Paracuellos 	return 0;
57fe7498efSSergio Paracuellos }
58fe7498efSSergio Paracuellos 
mips_cpc_default_phys_base(void)591df7addbSJohn Crispin phys_addr_t mips_cpc_default_phys_base(void)
601df7addbSJohn Crispin {
611df7addbSJohn Crispin 	panic("Cannot detect cpc address");
621df7addbSJohn Crispin }
631df7addbSJohn Crispin 
mt7621_addr_wraparound_test(phys_addr_t size)64cc19db8bSChuanhong Guo static bool __init mt7621_addr_wraparound_test(phys_addr_t size)
65cc19db8bSChuanhong Guo {
66cc19db8bSChuanhong Guo 	void *dm = (void *)KSEG1ADDR(&detect_magic);
67cc19db8bSChuanhong Guo 
68cc19db8bSChuanhong Guo 	if (CPHYSADDR(dm + size) >= MT7621_LOWMEM_MAX_SIZE)
69cc19db8bSChuanhong Guo 		return true;
70cc19db8bSChuanhong Guo 	__raw_writel(MT7621_MEM_TEST_PATTERN, dm);
71cc19db8bSChuanhong Guo 	if (__raw_readl(dm) != __raw_readl(dm + size))
72cc19db8bSChuanhong Guo 		return false;
735d896570SIlya Lipnitskiy 	__raw_writel(~MT7621_MEM_TEST_PATTERN, dm);
74cc19db8bSChuanhong Guo 	return __raw_readl(dm) == __raw_readl(dm + size);
75cc19db8bSChuanhong Guo }
76cc19db8bSChuanhong Guo 
mt7621_memory_detect(void)77139c949fSChuanhong Guo static void __init mt7621_memory_detect(void)
78139c949fSChuanhong Guo {
79139c949fSChuanhong Guo 	phys_addr_t size;
80139c949fSChuanhong Guo 
81cc19db8bSChuanhong Guo 	for (size = 32 * SZ_1M; size <= 256 * SZ_1M; size <<= 1) {
82cc19db8bSChuanhong Guo 		if (mt7621_addr_wraparound_test(size)) {
83cc19db8bSChuanhong Guo 			memblock_add(MT7621_LOWMEM_BASE, size);
84cc19db8bSChuanhong Guo 			return;
85cc19db8bSChuanhong Guo 		}
86139c949fSChuanhong Guo 	}
87139c949fSChuanhong Guo 
88139c949fSChuanhong Guo 	memblock_add(MT7621_LOWMEM_BASE, MT7621_LOWMEM_MAX_SIZE);
89139c949fSChuanhong Guo 	memblock_add(MT7621_HIGHMEM_BASE, MT7621_HIGHMEM_SIZE);
90139c949fSChuanhong Guo }
91139c949fSChuanhong Guo 
mt7621_get_soc_name0(void)921df7addbSJohn Crispin static unsigned int __init mt7621_get_soc_name0(void)
931df7addbSJohn Crispin {
9449268e24SSergio Paracuellos 	return __raw_readl(MT7621_SYSC_BASE + SYSC_REG_CHIP_NAME0);
9549268e24SSergio Paracuellos }
961df7addbSJohn Crispin 
mt7621_get_soc_name1(void)971df7addbSJohn Crispin static unsigned int __init mt7621_get_soc_name1(void)
981df7addbSJohn Crispin {
991df7addbSJohn Crispin 	return __raw_readl(MT7621_SYSC_BASE + SYSC_REG_CHIP_NAME1);
1001df7addbSJohn Crispin }
101b4767d4cSJohn Thomson 
mt7621_soc_valid(void)102b4767d4cSJohn Thomson static bool __init mt7621_soc_valid(void)
103b4767d4cSJohn Thomson {
104b4767d4cSJohn Thomson 	if (mt7621_get_soc_name0() == MT7621_CHIP_NAME0 &&
105b4767d4cSJohn Thomson 			mt7621_get_soc_name1() == MT7621_CHIP_NAME1)
106b4767d4cSJohn Thomson 		return true;
107b4767d4cSJohn Thomson 	else
108b4767d4cSJohn Thomson 		return false;
109b4767d4cSJohn Thomson }
110b4767d4cSJohn Thomson 
mt7621_get_soc_id(void)111b4767d4cSJohn Thomson static const char __init *mt7621_get_soc_id(void)
112b4767d4cSJohn Thomson {
113b4767d4cSJohn Thomson 	if (mt7621_soc_valid())
114b4767d4cSJohn Thomson 		return "MT7621";
115b4767d4cSJohn Thomson 	else
116b4767d4cSJohn Thomson 		return "invalid";
117b4767d4cSJohn Thomson }
118b4767d4cSJohn Thomson 
mt7621_get_soc_rev(void)119b4767d4cSJohn Thomson static unsigned int __init mt7621_get_soc_rev(void)
120b4767d4cSJohn Thomson {
121b4767d4cSJohn Thomson 	return __raw_readl(MT7621_SYSC_BASE + SYSC_REG_CHIP_REV);
122b4767d4cSJohn Thomson }
123b4767d4cSJohn Thomson 
mt7621_get_soc_ver(void)124b4767d4cSJohn Thomson static unsigned int __init mt7621_get_soc_ver(void)
125b4767d4cSJohn Thomson {
126b4767d4cSJohn Thomson 	return (mt7621_get_soc_rev() >> CHIP_REV_VER_SHIFT) & CHIP_REV_VER_MASK;
127b4767d4cSJohn Thomson }
128b4767d4cSJohn Thomson 
mt7621_get_soc_eco(void)129b4767d4cSJohn Thomson static unsigned int __init mt7621_get_soc_eco(void)
130b4767d4cSJohn Thomson {
131b4767d4cSJohn Thomson 	return (mt7621_get_soc_rev() & CHIP_REV_ECO_MASK);
132b4767d4cSJohn Thomson }
133b4767d4cSJohn Thomson 
mt7621_get_soc_revision(void)134b4767d4cSJohn Thomson static const char __init *mt7621_get_soc_revision(void)
135b4767d4cSJohn Thomson {
136b4767d4cSJohn Thomson 	if (mt7621_get_soc_rev() == 1 && mt7621_get_soc_eco() == 1)
137b4767d4cSJohn Thomson 		return "E2";
138b4767d4cSJohn Thomson 	else
139b4767d4cSJohn Thomson 		return "E1";
140b4767d4cSJohn Thomson }
141b4767d4cSJohn Thomson 
mt7621_soc_dev_init(void)142b4767d4cSJohn Thomson static int __init mt7621_soc_dev_init(void)
143b4767d4cSJohn Thomson {
144b4767d4cSJohn Thomson 	struct soc_device *soc_dev;
145b4767d4cSJohn Thomson 	struct soc_device_attribute *soc_dev_attr;
146b4767d4cSJohn Thomson 
147b4767d4cSJohn Thomson 	soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
148b4767d4cSJohn Thomson 	if (!soc_dev_attr)
149b4767d4cSJohn Thomson 		return -ENOMEM;
150b4767d4cSJohn Thomson 
151*7c18b64bSJohn Thomson 	soc_dev_attr->soc_id = "mt7621";
15271b9b5e0SSergio Paracuellos 	soc_dev_attr->family = "Ralink";
15371b9b5e0SSergio Paracuellos 	soc_dev_attr->revision = mt7621_get_soc_revision();
15471b9b5e0SSergio Paracuellos 
15571b9b5e0SSergio Paracuellos 	soc_dev_attr->data = soc_info_ptr;
15671b9b5e0SSergio Paracuellos 
15771b9b5e0SSergio Paracuellos 	soc_dev = soc_device_register(soc_dev_attr);
158*7c18b64bSJohn Thomson 	if (IS_ERR(soc_dev)) {
15971b9b5e0SSergio Paracuellos 		kfree(soc_dev_attr);
16071b9b5e0SSergio Paracuellos 		return PTR_ERR(soc_dev);
16171b9b5e0SSergio Paracuellos 	}
162b4767d4cSJohn Thomson 
16371b9b5e0SSergio Paracuellos 	return 0;
164*7c18b64bSJohn Thomson }
16571b9b5e0SSergio Paracuellos device_initcall(mt7621_soc_dev_init);
16671b9b5e0SSergio Paracuellos 
prom_soc_init(struct ralink_soc_info * soc_info)16771b9b5e0SSergio Paracuellos void __init prom_soc_init(struct ralink_soc_info *soc_info)
16871b9b5e0SSergio Paracuellos {
169*7c18b64bSJohn Thomson 	/* Early detection of CMP support */
17071b9b5e0SSergio Paracuellos 	mips_cm_probe();
171*7c18b64bSJohn Thomson 	mips_cpc_probe();
172*7c18b64bSJohn Thomson 
17371b9b5e0SSergio Paracuellos 	if (mips_cps_numiocu(0)) {
174*7c18b64bSJohn Thomson 		/*
17571b9b5e0SSergio Paracuellos 		 * mips_cm_probe() wipes out bootloader
1768eb6eb48SIlya Lipnitskiy 		 * config for CM regions and we have to configure them
1771df7addbSJohn Crispin 		 * again. This SoC cannot talk to pamlbus devices
178a63d706eSNeilBrown 		 * witout proper iocu region set up.
179a63d706eSNeilBrown 		 *
180a63d706eSNeilBrown 		 * FIXME: it would be better to do this with values
181a63d706eSNeilBrown 		 * from DT, but we need this very early because
182a63d706eSNeilBrown 		 * without this we cannot talk to pretty much anything
183a63d706eSNeilBrown 		 * including serial.
184a63d706eSNeilBrown 		 */
185a63d706eSNeilBrown 		write_gcr_reg0_base(MT7621_PALMBUS_BASE);
186a63d706eSNeilBrown 		write_gcr_reg0_mask(~MT7621_PALMBUS_SIZE |
187a63d706eSNeilBrown 				    CM_GCR_REGn_MASK_CMTGT_IOCU0);
188a63d706eSNeilBrown 		__sync();
189a63d706eSNeilBrown 	}
190a63d706eSNeilBrown 
191a63d706eSNeilBrown 	if (mt7621_soc_valid())
192a63d706eSNeilBrown 		soc_info->compatible = "mediatek,mt7621-soc";
193a63d706eSNeilBrown 	else
194a63d706eSNeilBrown 		panic("mt7621: unknown SoC, n0:%08x n1:%08x\n",
195a63d706eSNeilBrown 				mt7621_get_soc_name0(),
196a63d706eSNeilBrown 				mt7621_get_soc_name1());
197a63d706eSNeilBrown 	ralink_soc = MT762X_SOC_MT7621AT;
198a63d706eSNeilBrown 
199a63d706eSNeilBrown 	snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
200b4767d4cSJohn Thomson 		"MediaTek %s ver:%u eco:%u",
20149268e24SSergio Paracuellos 		mt7621_get_soc_id(),
202b4767d4cSJohn Thomson 		mt7621_get_soc_ver(),
203b4767d4cSJohn Thomson 		mt7621_get_soc_eco());
204b4767d4cSJohn Thomson 
205b4767d4cSJohn Thomson 	soc_info->mem_detect = mt7621_memory_detect;
2064f79ddecSJohn Crispin 
2071df7addbSJohn Crispin 	soc_info_ptr = soc_info;
2081df7addbSJohn Crispin 
2091df7addbSJohn Crispin 	if (!register_cps_smp_ops())
210b4767d4cSJohn Thomson 		return;
211b4767d4cSJohn Thomson 	if (!register_vsmp_smp_ops())
212b4767d4cSJohn Thomson 		return;
2131df7addbSJohn Crispin }
214139c949fSChuanhong Guo