1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2187c26ddSJohn Crispin /* 3187c26ddSJohn Crispin * Ralink RT288x SoC PCI register definitions 4187c26ddSJohn Crispin * 597b92108SJohn Crispin * Copyright (C) 2009 John Crispin <john@phrozen.org> 6187c26ddSJohn Crispin * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org> 7187c26ddSJohn Crispin * 8187c26ddSJohn Crispin * Parts of this file are based on Ralink's 2.6.21 BSP 9187c26ddSJohn Crispin */ 10187c26ddSJohn Crispin 11c861519fSRalf Baechle #include <linux/delay.h> 12187c26ddSJohn Crispin #include <linux/types.h> 13187c26ddSJohn Crispin #include <linux/pci.h> 14187c26ddSJohn Crispin #include <linux/io.h> 15187c26ddSJohn Crispin #include <linux/init.h> 16*657c45b3SRob Herring #include <linux/mod_devicetable.h> 17*657c45b3SRob Herring #include <linux/platform_device.h> 18187c26ddSJohn Crispin 19187c26ddSJohn Crispin #include <asm/mach-ralink/rt288x.h> 20187c26ddSJohn Crispin 21187c26ddSJohn Crispin #define RT2880_PCI_BASE 0x00440000 22187c26ddSJohn Crispin #define RT288X_CPU_IRQ_PCI 4 23187c26ddSJohn Crispin 24187c26ddSJohn Crispin #define RT2880_PCI_MEM_BASE 0x20000000 25187c26ddSJohn Crispin #define RT2880_PCI_MEM_SIZE 0x10000000 26187c26ddSJohn Crispin #define RT2880_PCI_IO_BASE 0x00460000 27187c26ddSJohn Crispin #define RT2880_PCI_IO_SIZE 0x00010000 28187c26ddSJohn Crispin 29187c26ddSJohn Crispin #define RT2880_PCI_REG_PCICFG_ADDR 0x00 30187c26ddSJohn Crispin #define RT2880_PCI_REG_PCIMSK_ADDR 0x0c 31187c26ddSJohn Crispin #define RT2880_PCI_REG_BAR0SETUP_ADDR 0x10 32187c26ddSJohn Crispin #define RT2880_PCI_REG_IMBASEBAR0_ADDR 0x18 33187c26ddSJohn Crispin #define RT2880_PCI_REG_CONFIG_ADDR 0x20 34187c26ddSJohn Crispin #define RT2880_PCI_REG_CONFIG_DATA 0x24 35187c26ddSJohn Crispin #define RT2880_PCI_REG_MEMBASE 0x28 36187c26ddSJohn Crispin #define RT2880_PCI_REG_IOBASE 0x2c 37187c26ddSJohn Crispin #define RT2880_PCI_REG_ID 0x30 38187c26ddSJohn Crispin #define RT2880_PCI_REG_CLASS 0x34 39187c26ddSJohn Crispin #define RT2880_PCI_REG_SUBID 0x38 40187c26ddSJohn Crispin #define RT2880_PCI_REG_ARBCTL 0x80 41187c26ddSJohn Crispin 42187c26ddSJohn Crispin static void __iomem *rt2880_pci_base; 43187c26ddSJohn Crispin 44187c26ddSJohn Crispin static u32 rt2880_pci_reg_read(u32 reg) 45187c26ddSJohn Crispin { 46187c26ddSJohn Crispin return readl(rt2880_pci_base + reg); 47187c26ddSJohn Crispin } 48187c26ddSJohn Crispin 49187c26ddSJohn Crispin static void rt2880_pci_reg_write(u32 val, u32 reg) 50187c26ddSJohn Crispin { 51187c26ddSJohn Crispin writel(val, rt2880_pci_base + reg); 52187c26ddSJohn Crispin } 53187c26ddSJohn Crispin 54187c26ddSJohn Crispin static inline u32 rt2880_pci_get_cfgaddr(unsigned int bus, unsigned int slot, 55187c26ddSJohn Crispin unsigned int func, unsigned int where) 56187c26ddSJohn Crispin { 57187c26ddSJohn Crispin return ((bus << 16) | (slot << 11) | (func << 8) | (where & 0xfc) | 58187c26ddSJohn Crispin 0x80000000); 59187c26ddSJohn Crispin } 60187c26ddSJohn Crispin 61187c26ddSJohn Crispin static int rt2880_pci_config_read(struct pci_bus *bus, unsigned int devfn, 62187c26ddSJohn Crispin int where, int size, u32 *val) 63187c26ddSJohn Crispin { 64187c26ddSJohn Crispin u32 address; 65187c26ddSJohn Crispin u32 data; 66187c26ddSJohn Crispin 67187c26ddSJohn Crispin address = rt2880_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn), 68187c26ddSJohn Crispin PCI_FUNC(devfn), where); 69187c26ddSJohn Crispin 70187c26ddSJohn Crispin rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR); 71187c26ddSJohn Crispin data = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA); 72187c26ddSJohn Crispin 73187c26ddSJohn Crispin switch (size) { 74187c26ddSJohn Crispin case 1: 75187c26ddSJohn Crispin *val = (data >> ((where & 3) << 3)) & 0xff; 76187c26ddSJohn Crispin break; 77187c26ddSJohn Crispin case 2: 78187c26ddSJohn Crispin *val = (data >> ((where & 3) << 3)) & 0xffff; 79187c26ddSJohn Crispin break; 80187c26ddSJohn Crispin case 4: 81187c26ddSJohn Crispin *val = data; 82187c26ddSJohn Crispin break; 83187c26ddSJohn Crispin } 84187c26ddSJohn Crispin 85187c26ddSJohn Crispin return PCIBIOS_SUCCESSFUL; 86187c26ddSJohn Crispin } 87187c26ddSJohn Crispin 88187c26ddSJohn Crispin static int rt2880_pci_config_write(struct pci_bus *bus, unsigned int devfn, 89187c26ddSJohn Crispin int where, int size, u32 val) 90187c26ddSJohn Crispin { 91187c26ddSJohn Crispin u32 address; 92187c26ddSJohn Crispin u32 data; 93187c26ddSJohn Crispin 94187c26ddSJohn Crispin address = rt2880_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn), 95187c26ddSJohn Crispin PCI_FUNC(devfn), where); 96187c26ddSJohn Crispin 97187c26ddSJohn Crispin rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR); 98187c26ddSJohn Crispin data = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA); 99187c26ddSJohn Crispin 100187c26ddSJohn Crispin switch (size) { 101187c26ddSJohn Crispin case 1: 102187c26ddSJohn Crispin data = (data & ~(0xff << ((where & 3) << 3))) | 103187c26ddSJohn Crispin (val << ((where & 3) << 3)); 104187c26ddSJohn Crispin break; 105187c26ddSJohn Crispin case 2: 106187c26ddSJohn Crispin data = (data & ~(0xffff << ((where & 3) << 3))) | 107187c26ddSJohn Crispin (val << ((where & 3) << 3)); 108187c26ddSJohn Crispin break; 109187c26ddSJohn Crispin case 4: 110187c26ddSJohn Crispin data = val; 111187c26ddSJohn Crispin break; 112187c26ddSJohn Crispin } 113187c26ddSJohn Crispin 114187c26ddSJohn Crispin rt2880_pci_reg_write(data, RT2880_PCI_REG_CONFIG_DATA); 115187c26ddSJohn Crispin 116187c26ddSJohn Crispin return PCIBIOS_SUCCESSFUL; 117187c26ddSJohn Crispin } 118187c26ddSJohn Crispin 119187c26ddSJohn Crispin static struct pci_ops rt2880_pci_ops = { 120187c26ddSJohn Crispin .read = rt2880_pci_config_read, 121187c26ddSJohn Crispin .write = rt2880_pci_config_write, 122187c26ddSJohn Crispin }; 123187c26ddSJohn Crispin 124187c26ddSJohn Crispin static struct resource rt2880_pci_mem_resource = { 125187c26ddSJohn Crispin .name = "PCI MEM space", 126187c26ddSJohn Crispin .start = RT2880_PCI_MEM_BASE, 127187c26ddSJohn Crispin .end = RT2880_PCI_MEM_BASE + RT2880_PCI_MEM_SIZE - 1, 128187c26ddSJohn Crispin .flags = IORESOURCE_MEM, 129187c26ddSJohn Crispin }; 130187c26ddSJohn Crispin 131187c26ddSJohn Crispin static struct resource rt2880_pci_io_resource = { 132187c26ddSJohn Crispin .name = "PCI IO space", 133187c26ddSJohn Crispin .start = RT2880_PCI_IO_BASE, 134187c26ddSJohn Crispin .end = RT2880_PCI_IO_BASE + RT2880_PCI_IO_SIZE - 1, 135187c26ddSJohn Crispin .flags = IORESOURCE_IO, 136187c26ddSJohn Crispin }; 137187c26ddSJohn Crispin 138187c26ddSJohn Crispin static struct pci_controller rt2880_pci_controller = { 139187c26ddSJohn Crispin .pci_ops = &rt2880_pci_ops, 140187c26ddSJohn Crispin .mem_resource = &rt2880_pci_mem_resource, 141187c26ddSJohn Crispin .io_resource = &rt2880_pci_io_resource, 142187c26ddSJohn Crispin }; 143187c26ddSJohn Crispin 144187c26ddSJohn Crispin static inline u32 rt2880_pci_read_u32(unsigned long reg) 145187c26ddSJohn Crispin { 146187c26ddSJohn Crispin u32 address; 147187c26ddSJohn Crispin u32 ret; 148187c26ddSJohn Crispin 149187c26ddSJohn Crispin address = rt2880_pci_get_cfgaddr(0, 0, 0, reg); 150187c26ddSJohn Crispin 151187c26ddSJohn Crispin rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR); 152187c26ddSJohn Crispin ret = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA); 153187c26ddSJohn Crispin 154187c26ddSJohn Crispin return ret; 155187c26ddSJohn Crispin } 156187c26ddSJohn Crispin 157187c26ddSJohn Crispin static inline void rt2880_pci_write_u32(unsigned long reg, u32 val) 158187c26ddSJohn Crispin { 159187c26ddSJohn Crispin u32 address; 160187c26ddSJohn Crispin 161187c26ddSJohn Crispin address = rt2880_pci_get_cfgaddr(0, 0, 0, reg); 162187c26ddSJohn Crispin 163187c26ddSJohn Crispin rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR); 164187c26ddSJohn Crispin rt2880_pci_reg_write(val, RT2880_PCI_REG_CONFIG_DATA); 165187c26ddSJohn Crispin } 166187c26ddSJohn Crispin 1678eba3651SManuel Lauss int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) 168187c26ddSJohn Crispin { 169187c26ddSJohn Crispin int irq = -1; 170187c26ddSJohn Crispin 171187c26ddSJohn Crispin if (dev->bus->number != 0) 172187c26ddSJohn Crispin return irq; 173187c26ddSJohn Crispin 174187c26ddSJohn Crispin switch (PCI_SLOT(dev->devfn)) { 175187c26ddSJohn Crispin case 0x00: 176187c26ddSJohn Crispin break; 177187c26ddSJohn Crispin case 0x11: 178187c26ddSJohn Crispin irq = RT288X_CPU_IRQ_PCI; 179187c26ddSJohn Crispin break; 180187c26ddSJohn Crispin default: 181187c26ddSJohn Crispin pr_err("%s:%s[%d] trying to alloc unknown pci irq\n", 182187c26ddSJohn Crispin __FILE__, __func__, __LINE__); 183187c26ddSJohn Crispin BUG(); 184187c26ddSJohn Crispin break; 185187c26ddSJohn Crispin } 186187c26ddSJohn Crispin 187187c26ddSJohn Crispin return irq; 188187c26ddSJohn Crispin } 189187c26ddSJohn Crispin 190187c26ddSJohn Crispin static int rt288x_pci_probe(struct platform_device *pdev) 191187c26ddSJohn Crispin { 192187c26ddSJohn Crispin void __iomem *io_map_base; 193187c26ddSJohn Crispin 1944bdc0d67SChristoph Hellwig rt2880_pci_base = ioremap(RT2880_PCI_BASE, PAGE_SIZE); 195187c26ddSJohn Crispin 196187c26ddSJohn Crispin io_map_base = ioremap(RT2880_PCI_IO_BASE, RT2880_PCI_IO_SIZE); 197187c26ddSJohn Crispin rt2880_pci_controller.io_map_base = (unsigned long) io_map_base; 198187c26ddSJohn Crispin set_io_port_base((unsigned long) io_map_base); 199187c26ddSJohn Crispin 200187c26ddSJohn Crispin ioport_resource.start = RT2880_PCI_IO_BASE; 201187c26ddSJohn Crispin ioport_resource.end = RT2880_PCI_IO_BASE + RT2880_PCI_IO_SIZE - 1; 202187c26ddSJohn Crispin 203187c26ddSJohn Crispin rt2880_pci_reg_write(0, RT2880_PCI_REG_PCICFG_ADDR); 204c861519fSRalf Baechle udelay(1); 205187c26ddSJohn Crispin 206187c26ddSJohn Crispin rt2880_pci_reg_write(0x79, RT2880_PCI_REG_ARBCTL); 207187c26ddSJohn Crispin rt2880_pci_reg_write(0x07FF0001, RT2880_PCI_REG_BAR0SETUP_ADDR); 208187c26ddSJohn Crispin rt2880_pci_reg_write(RT2880_PCI_MEM_BASE, RT2880_PCI_REG_MEMBASE); 209187c26ddSJohn Crispin rt2880_pci_reg_write(RT2880_PCI_IO_BASE, RT2880_PCI_REG_IOBASE); 210187c26ddSJohn Crispin rt2880_pci_reg_write(0x08000000, RT2880_PCI_REG_IMBASEBAR0_ADDR); 211187c26ddSJohn Crispin rt2880_pci_reg_write(0x08021814, RT2880_PCI_REG_ID); 212187c26ddSJohn Crispin rt2880_pci_reg_write(0x00800001, RT2880_PCI_REG_CLASS); 213187c26ddSJohn Crispin rt2880_pci_reg_write(0x28801814, RT2880_PCI_REG_SUBID); 214187c26ddSJohn Crispin rt2880_pci_reg_write(0x000c0000, RT2880_PCI_REG_PCIMSK_ADDR); 215187c26ddSJohn Crispin 216187c26ddSJohn Crispin rt2880_pci_write_u32(PCI_BASE_ADDRESS_0, 0x08000000); 217187c26ddSJohn Crispin (void) rt2880_pci_read_u32(PCI_BASE_ADDRESS_0); 218187c26ddSJohn Crispin 2190eb1cfffSTobias Wolf rt2880_pci_controller.of_node = pdev->dev.of_node; 2200eb1cfffSTobias Wolf 221187c26ddSJohn Crispin register_pci_controller(&rt2880_pci_controller); 222187c26ddSJohn Crispin return 0; 223187c26ddSJohn Crispin } 224187c26ddSJohn Crispin 225187c26ddSJohn Crispin int pcibios_plat_dev_init(struct pci_dev *dev) 226187c26ddSJohn Crispin { 2278e98b697SIlya Lipnitskiy static bool slot0_init; 2288e98b697SIlya Lipnitskiy 2298e98b697SIlya Lipnitskiy /* 2308e98b697SIlya Lipnitskiy * Nobody seems to initialize slot 0, but this platform requires it, so 2318e98b697SIlya Lipnitskiy * do it once when some other slot is being enabled. The PCI subsystem 2328e98b697SIlya Lipnitskiy * should configure other slots properly, so no need to do anything 2338e98b697SIlya Lipnitskiy * special for those. 2348e98b697SIlya Lipnitskiy */ 2358e98b697SIlya Lipnitskiy if (!slot0_init && dev->bus->number == 0) { 2368e98b697SIlya Lipnitskiy u16 cmd; 2378e98b697SIlya Lipnitskiy u32 bar0; 2388e98b697SIlya Lipnitskiy 2398e98b697SIlya Lipnitskiy slot0_init = true; 2408e98b697SIlya Lipnitskiy 2418e98b697SIlya Lipnitskiy pci_bus_write_config_dword(dev->bus, 0, PCI_BASE_ADDRESS_0, 2428e98b697SIlya Lipnitskiy 0x08000000); 2438e98b697SIlya Lipnitskiy pci_bus_read_config_dword(dev->bus, 0, PCI_BASE_ADDRESS_0, 2448e98b697SIlya Lipnitskiy &bar0); 2458e98b697SIlya Lipnitskiy 2468e98b697SIlya Lipnitskiy pci_bus_read_config_word(dev->bus, 0, PCI_COMMAND, &cmd); 2478e98b697SIlya Lipnitskiy cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_IO | PCI_COMMAND_MEMORY; 2488e98b697SIlya Lipnitskiy pci_bus_write_config_word(dev->bus, 0, PCI_COMMAND, cmd); 2498e98b697SIlya Lipnitskiy } 2508e98b697SIlya Lipnitskiy 251187c26ddSJohn Crispin return 0; 252187c26ddSJohn Crispin } 253187c26ddSJohn Crispin 254187c26ddSJohn Crispin static const struct of_device_id rt288x_pci_match[] = { 255187c26ddSJohn Crispin { .compatible = "ralink,rt288x-pci" }, 256187c26ddSJohn Crispin {}, 257187c26ddSJohn Crispin }; 258187c26ddSJohn Crispin 259187c26ddSJohn Crispin static struct platform_driver rt288x_pci_driver = { 260187c26ddSJohn Crispin .probe = rt288x_pci_probe, 261187c26ddSJohn Crispin .driver = { 262187c26ddSJohn Crispin .name = "rt288x-pci", 263187c26ddSJohn Crispin .of_match_table = rt288x_pci_match, 264187c26ddSJohn Crispin }, 265187c26ddSJohn Crispin }; 266187c26ddSJohn Crispin 267187c26ddSJohn Crispin int __init pcibios_init(void) 268187c26ddSJohn Crispin { 269187c26ddSJohn Crispin int ret = platform_driver_register(&rt288x_pci_driver); 270187c26ddSJohn Crispin 271187c26ddSJohn Crispin if (ret) 272187c26ddSJohn Crispin pr_info("rt288x-pci: Error registering platform driver!"); 273187c26ddSJohn Crispin 274187c26ddSJohn Crispin return ret; 275187c26ddSJohn Crispin } 276187c26ddSJohn Crispin 277187c26ddSJohn Crispin arch_initcall(pcibios_init); 278