1*73b4390fSRalf Baechle /* 2*73b4390fSRalf Baechle * BRIEF MODULE DESCRIPTION 3*73b4390fSRalf Baechle * PCI initialization for IDT EB434 board 4*73b4390fSRalf Baechle * 5*73b4390fSRalf Baechle * Copyright 2004 IDT Inc. (rischelp@idt.com) 6*73b4390fSRalf Baechle * 7*73b4390fSRalf Baechle * This program is free software; you can redistribute it and/or modify it 8*73b4390fSRalf Baechle * under the terms of the GNU General Public License as published by the 9*73b4390fSRalf Baechle * Free Software Foundation; either version 2 of the License, or (at your 10*73b4390fSRalf Baechle * option) any later version. 11*73b4390fSRalf Baechle * 12*73b4390fSRalf Baechle * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED 13*73b4390fSRalf Baechle * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 14*73b4390fSRalf Baechle * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 15*73b4390fSRalf Baechle * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 16*73b4390fSRalf Baechle * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 17*73b4390fSRalf Baechle * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 18*73b4390fSRalf Baechle * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON 19*73b4390fSRalf Baechle * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 20*73b4390fSRalf Baechle * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 21*73b4390fSRalf Baechle * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 22*73b4390fSRalf Baechle * 23*73b4390fSRalf Baechle * You should have received a copy of the GNU General Public License along 24*73b4390fSRalf Baechle * with this program; if not, write to the Free Software Foundation, Inc., 25*73b4390fSRalf Baechle * 675 Mass Ave, Cambridge, MA 02139, USA. 26*73b4390fSRalf Baechle */ 27*73b4390fSRalf Baechle 28*73b4390fSRalf Baechle #include <linux/types.h> 29*73b4390fSRalf Baechle #include <linux/pci.h> 30*73b4390fSRalf Baechle #include <linux/kernel.h> 31*73b4390fSRalf Baechle #include <linux/init.h> 32*73b4390fSRalf Baechle 33*73b4390fSRalf Baechle #include <asm/mach-rc32434/rc32434.h> 34*73b4390fSRalf Baechle #include <asm/mach-rc32434/pci.h> 35*73b4390fSRalf Baechle 36*73b4390fSRalf Baechle #define PCI_ACCESS_READ 0 37*73b4390fSRalf Baechle #define PCI_ACCESS_WRITE 1 38*73b4390fSRalf Baechle 39*73b4390fSRalf Baechle /* define an unsigned array for the PCI registers */ 40*73b4390fSRalf Baechle static unsigned int korina_cnfg_regs[25] = { 41*73b4390fSRalf Baechle KORINA_CNFG1, KORINA_CNFG2, KORINA_CNFG3, KORINA_CNFG4, 42*73b4390fSRalf Baechle KORINA_CNFG5, KORINA_CNFG6, KORINA_CNFG7, KORINA_CNFG8, 43*73b4390fSRalf Baechle KORINA_CNFG9, KORINA_CNFG10, KORINA_CNFG11, KORINA_CNFG12, 44*73b4390fSRalf Baechle KORINA_CNFG13, KORINA_CNFG14, KORINA_CNFG15, KORINA_CNFG16, 45*73b4390fSRalf Baechle KORINA_CNFG17, KORINA_CNFG18, KORINA_CNFG19, KORINA_CNFG20, 46*73b4390fSRalf Baechle KORINA_CNFG21, KORINA_CNFG22, KORINA_CNFG23, KORINA_CNFG24 47*73b4390fSRalf Baechle }; 48*73b4390fSRalf Baechle static struct resource rc32434_res_pci_mem1; 49*73b4390fSRalf Baechle static struct resource rc32434_res_pci_mem2; 50*73b4390fSRalf Baechle 51*73b4390fSRalf Baechle static struct resource rc32434_res_pci_mem1 = { 52*73b4390fSRalf Baechle .name = "PCI MEM1", 53*73b4390fSRalf Baechle .start = 0x50000000, 54*73b4390fSRalf Baechle .end = 0x5FFFFFFF, 55*73b4390fSRalf Baechle .flags = IORESOURCE_MEM, 56*73b4390fSRalf Baechle .parent = &rc32434_res_pci_mem1, 57*73b4390fSRalf Baechle .sibling = NULL, 58*73b4390fSRalf Baechle .child = &rc32434_res_pci_mem2 59*73b4390fSRalf Baechle }; 60*73b4390fSRalf Baechle 61*73b4390fSRalf Baechle static struct resource rc32434_res_pci_mem2 = { 62*73b4390fSRalf Baechle .name = "PCI Mem2", 63*73b4390fSRalf Baechle .start = 0x60000000, 64*73b4390fSRalf Baechle .end = 0x6FFFFFFF, 65*73b4390fSRalf Baechle .flags = IORESOURCE_MEM, 66*73b4390fSRalf Baechle .parent = &rc32434_res_pci_mem1, 67*73b4390fSRalf Baechle .sibling = NULL, 68*73b4390fSRalf Baechle .child = NULL 69*73b4390fSRalf Baechle }; 70*73b4390fSRalf Baechle 71*73b4390fSRalf Baechle static struct resource rc32434_res_pci_io1 = { 72*73b4390fSRalf Baechle .name = "PCI I/O1", 73*73b4390fSRalf Baechle .start = 0x18800000, 74*73b4390fSRalf Baechle .end = 0x188FFFFF, 75*73b4390fSRalf Baechle .flags = IORESOURCE_IO, 76*73b4390fSRalf Baechle }; 77*73b4390fSRalf Baechle 78*73b4390fSRalf Baechle extern struct pci_ops rc32434_pci_ops; 79*73b4390fSRalf Baechle 80*73b4390fSRalf Baechle #define PCI_MEM1_START PCI_ADDR_START 81*73b4390fSRalf Baechle #define PCI_MEM1_END (PCI_ADDR_START + CPUTOPCI_MEM_WIN - 1) 82*73b4390fSRalf Baechle #define PCI_MEM2_START (PCI_ADDR_START + CPUTOPCI_MEM_WIN) 83*73b4390fSRalf Baechle #define PCI_MEM2_END (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) - 1) 84*73b4390fSRalf Baechle #define PCI_IO1_START (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN)) 85*73b4390fSRalf Baechle #define PCI_IO1_END \ 86*73b4390fSRalf Baechle (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN - 1) 87*73b4390fSRalf Baechle #define PCI_IO2_START \ 88*73b4390fSRalf Baechle (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN) 89*73b4390fSRalf Baechle #define PCI_IO2_END \ 90*73b4390fSRalf Baechle (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + (2 * CPUTOPCI_IO_WIN) - 1) 91*73b4390fSRalf Baechle 92*73b4390fSRalf Baechle struct pci_controller rc32434_controller2; 93*73b4390fSRalf Baechle 94*73b4390fSRalf Baechle struct pci_controller rc32434_controller = { 95*73b4390fSRalf Baechle .pci_ops = &rc32434_pci_ops, 96*73b4390fSRalf Baechle .mem_resource = &rc32434_res_pci_mem1, 97*73b4390fSRalf Baechle .io_resource = &rc32434_res_pci_io1, 98*73b4390fSRalf Baechle .mem_offset = 0, 99*73b4390fSRalf Baechle .io_offset = 0, 100*73b4390fSRalf Baechle 101*73b4390fSRalf Baechle }; 102*73b4390fSRalf Baechle 103*73b4390fSRalf Baechle #ifdef __MIPSEB__ 104*73b4390fSRalf Baechle #define PCI_ENDIAN_FLAG PCILBAC_sb_m 105*73b4390fSRalf Baechle #else 106*73b4390fSRalf Baechle #define PCI_ENDIAN_FLAG 0 107*73b4390fSRalf Baechle #endif 108*73b4390fSRalf Baechle 109*73b4390fSRalf Baechle static int __init rc32434_pcibridge_init(void) 110*73b4390fSRalf Baechle { 111*73b4390fSRalf Baechle unsigned int pcicvalue, pcicdata = 0; 112*73b4390fSRalf Baechle unsigned int dummyread, pcicntlval; 113*73b4390fSRalf Baechle int loopCount; 114*73b4390fSRalf Baechle unsigned int pci_config_addr; 115*73b4390fSRalf Baechle 116*73b4390fSRalf Baechle pcicvalue = rc32434_pci->pcic; 117*73b4390fSRalf Baechle pcicvalue = (pcicvalue >> PCIM_SHFT) & PCIM_BIT_LEN; 118*73b4390fSRalf Baechle if (!((pcicvalue == PCIM_H_EA) || 119*73b4390fSRalf Baechle (pcicvalue == PCIM_H_IA_FIX) || 120*73b4390fSRalf Baechle (pcicvalue == PCIM_H_IA_RR))) { 121*73b4390fSRalf Baechle pr_err(KERN_ERR "PCI init error!!!\n"); 122*73b4390fSRalf Baechle /* Not in Host Mode, return ERROR */ 123*73b4390fSRalf Baechle return -1; 124*73b4390fSRalf Baechle } 125*73b4390fSRalf Baechle /* Enables the Idle Grant mode, Arbiter Parking */ 126*73b4390fSRalf Baechle pcicdata |= (PCI_CTL_IGM | PCI_CTL_EAP | PCI_CTL_EN); 127*73b4390fSRalf Baechle rc32434_pci->pcic = pcicdata; /* Enable the PCI bus Interface */ 128*73b4390fSRalf Baechle /* Zero out the PCI status & PCI Status Mask */ 129*73b4390fSRalf Baechle for (;;) { 130*73b4390fSRalf Baechle pcicdata = rc32434_pci->pcis; 131*73b4390fSRalf Baechle if (!(pcicdata & PCI_STAT_RIP)) 132*73b4390fSRalf Baechle break; 133*73b4390fSRalf Baechle } 134*73b4390fSRalf Baechle 135*73b4390fSRalf Baechle rc32434_pci->pcis = 0; 136*73b4390fSRalf Baechle rc32434_pci->pcism = 0xFFFFFFFF; 137*73b4390fSRalf Baechle /* Zero out the PCI decoupled registers */ 138*73b4390fSRalf Baechle rc32434_pci->pcidac = 0; /* 139*73b4390fSRalf Baechle * disable PCI decoupled accesses at 140*73b4390fSRalf Baechle * initialization 141*73b4390fSRalf Baechle */ 142*73b4390fSRalf Baechle rc32434_pci->pcidas = 0; /* clear the status */ 143*73b4390fSRalf Baechle rc32434_pci->pcidasm = 0x0000007F; /* Mask all the interrupts */ 144*73b4390fSRalf Baechle /* Mask PCI Messaging Interrupts */ 145*73b4390fSRalf Baechle rc32434_pci_msg->pciiic = 0; 146*73b4390fSRalf Baechle rc32434_pci_msg->pciiim = 0xFFFFFFFF; 147*73b4390fSRalf Baechle rc32434_pci_msg->pciioic = 0; 148*73b4390fSRalf Baechle rc32434_pci_msg->pciioim = 0; 149*73b4390fSRalf Baechle 150*73b4390fSRalf Baechle 151*73b4390fSRalf Baechle /* Setup PCILB0 as Memory Window */ 152*73b4390fSRalf Baechle rc32434_pci->pcilba[0].address = (unsigned int) (PCI_ADDR_START); 153*73b4390fSRalf Baechle 154*73b4390fSRalf Baechle /* setup the PCI map address as same as the local address */ 155*73b4390fSRalf Baechle 156*73b4390fSRalf Baechle rc32434_pci->pcilba[0].mapping = (unsigned int) (PCI_ADDR_START); 157*73b4390fSRalf Baechle 158*73b4390fSRalf Baechle 159*73b4390fSRalf Baechle /* Setup PCILBA1 as MEM */ 160*73b4390fSRalf Baechle rc32434_pci->pcilba[0].control = 161*73b4390fSRalf Baechle (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG); 162*73b4390fSRalf Baechle dummyread = rc32434_pci->pcilba[0].control; /* flush the CPU write Buffers */ 163*73b4390fSRalf Baechle rc32434_pci->pcilba[1].address = 0x60000000; 164*73b4390fSRalf Baechle rc32434_pci->pcilba[1].mapping = 0x60000000; 165*73b4390fSRalf Baechle 166*73b4390fSRalf Baechle /* setup PCILBA2 as IO Window */ 167*73b4390fSRalf Baechle rc32434_pci->pcilba[1].control = 168*73b4390fSRalf Baechle (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG); 169*73b4390fSRalf Baechle dummyread = rc32434_pci->pcilba[1].control; /* flush the CPU write Buffers */ 170*73b4390fSRalf Baechle rc32434_pci->pcilba[2].address = 0x18C00000; 171*73b4390fSRalf Baechle rc32434_pci->pcilba[2].mapping = 0x18FFFFFF; 172*73b4390fSRalf Baechle 173*73b4390fSRalf Baechle /* setup PCILBA2 as IO Window */ 174*73b4390fSRalf Baechle rc32434_pci->pcilba[2].control = 175*73b4390fSRalf Baechle (((SIZE_4MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG); 176*73b4390fSRalf Baechle dummyread = rc32434_pci->pcilba[2].control; /* flush the CPU write Buffers */ 177*73b4390fSRalf Baechle 178*73b4390fSRalf Baechle /* Setup PCILBA3 as IO Window */ 179*73b4390fSRalf Baechle rc32434_pci->pcilba[3].address = 0x18800000; 180*73b4390fSRalf Baechle rc32434_pci->pcilba[3].mapping = 0x18800000; 181*73b4390fSRalf Baechle rc32434_pci->pcilba[3].control = 182*73b4390fSRalf Baechle ((((SIZE_1MB & 0x1ff) << PCI_LBAC_SIZE_BIT) | PCI_LBAC_MSI) | 183*73b4390fSRalf Baechle PCI_ENDIAN_FLAG); 184*73b4390fSRalf Baechle dummyread = rc32434_pci->pcilba[3].control; /* flush the CPU write Buffers */ 185*73b4390fSRalf Baechle 186*73b4390fSRalf Baechle pci_config_addr = (unsigned int) (0x80000004); 187*73b4390fSRalf Baechle for (loopCount = 0; loopCount < 24; loopCount++) { 188*73b4390fSRalf Baechle rc32434_pci->pcicfga = pci_config_addr; 189*73b4390fSRalf Baechle dummyread = rc32434_pci->pcicfga; 190*73b4390fSRalf Baechle rc32434_pci->pcicfgd = korina_cnfg_regs[loopCount]; 191*73b4390fSRalf Baechle dummyread = rc32434_pci->pcicfgd; 192*73b4390fSRalf Baechle pci_config_addr += 4; 193*73b4390fSRalf Baechle } 194*73b4390fSRalf Baechle rc32434_pci->pcitc = 195*73b4390fSRalf Baechle (unsigned int) ((PCITC_RTIMER_VAL & 0xff) << PCI_TC_RTIMER_BIT) | 196*73b4390fSRalf Baechle ((PCITC_DTIMER_VAL & 0xff) << PCI_TC_DTIMER_BIT); 197*73b4390fSRalf Baechle 198*73b4390fSRalf Baechle pcicntlval = rc32434_pci->pcic; 199*73b4390fSRalf Baechle pcicntlval &= ~PCI_CTL_TNR; 200*73b4390fSRalf Baechle rc32434_pci->pcic = pcicntlval; 201*73b4390fSRalf Baechle pcicntlval = rc32434_pci->pcic; 202*73b4390fSRalf Baechle 203*73b4390fSRalf Baechle return 0; 204*73b4390fSRalf Baechle } 205*73b4390fSRalf Baechle 206*73b4390fSRalf Baechle static int __init rc32434_pci_init(void) 207*73b4390fSRalf Baechle { 208*73b4390fSRalf Baechle pr_info("PCI: Initializing PCI\n"); 209*73b4390fSRalf Baechle 210*73b4390fSRalf Baechle ioport_resource.start = rc32434_res_pci_io1.start; 211*73b4390fSRalf Baechle ioport_resource.end = rc32434_res_pci_io1.end; 212*73b4390fSRalf Baechle 213*73b4390fSRalf Baechle rc32434_pcibridge_init(); 214*73b4390fSRalf Baechle 215*73b4390fSRalf Baechle register_pci_controller(&rc32434_controller); 216*73b4390fSRalf Baechle rc32434_sync(); 217*73b4390fSRalf Baechle 218*73b4390fSRalf Baechle return 0; 219*73b4390fSRalf Baechle } 220*73b4390fSRalf Baechle 221*73b4390fSRalf Baechle arch_initcall(rc32434_pci_init); 222