1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2f8365ec4SGabor Juhos /*
3f8365ec4SGabor Juhos * Atheros AR71xx PCI host controller driver
4f8365ec4SGabor Juhos *
5f8365ec4SGabor Juhos * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
6f8365ec4SGabor Juhos * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7f8365ec4SGabor Juhos *
8f8365ec4SGabor Juhos * Parts of this file are based on Atheros' 2.6.15 BSP
9f8365ec4SGabor Juhos */
10f8365ec4SGabor Juhos
11f8365ec4SGabor Juhos #include <linux/resource.h>
12f8365ec4SGabor Juhos #include <linux/types.h>
13f8365ec4SGabor Juhos #include <linux/delay.h>
14f8365ec4SGabor Juhos #include <linux/bitops.h>
15f8365ec4SGabor Juhos #include <linux/pci.h>
16f8365ec4SGabor Juhos #include <linux/pci_regs.h>
17f8365ec4SGabor Juhos #include <linux/interrupt.h>
182722090aSPaul Gortmaker #include <linux/init.h>
19fb167e89SGabor Juhos #include <linux/platform_device.h>
20f8365ec4SGabor Juhos
21f8365ec4SGabor Juhos #include <asm/mach-ath79/ar71xx_regs.h>
22f8365ec4SGabor Juhos #include <asm/mach-ath79/ath79.h>
23f8365ec4SGabor Juhos
24f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CRP_AD_CBE 0x00
25f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CRP_WRDATA 0x04
26f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CRP_RDDATA 0x08
27f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CFG_AD 0x0c
28f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CFG_CBE 0x10
29f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CFG_WRDATA 0x14
30f8365ec4SGabor Juhos #define AR71XX_PCI_REG_CFG_RDDATA 0x18
31f8365ec4SGabor Juhos #define AR71XX_PCI_REG_PCI_ERR 0x1c
32f8365ec4SGabor Juhos #define AR71XX_PCI_REG_PCI_ERR_ADDR 0x20
33f8365ec4SGabor Juhos #define AR71XX_PCI_REG_AHB_ERR 0x24
34f8365ec4SGabor Juhos #define AR71XX_PCI_REG_AHB_ERR_ADDR 0x28
35f8365ec4SGabor Juhos
36f8365ec4SGabor Juhos #define AR71XX_PCI_CRP_CMD_WRITE 0x00010000
37f8365ec4SGabor Juhos #define AR71XX_PCI_CRP_CMD_READ 0x00000000
38f8365ec4SGabor Juhos #define AR71XX_PCI_CFG_CMD_READ 0x0000000a
39f8365ec4SGabor Juhos #define AR71XX_PCI_CFG_CMD_WRITE 0x0000000b
40f8365ec4SGabor Juhos
41f8365ec4SGabor Juhos #define AR71XX_PCI_INT_CORE BIT(4)
42f8365ec4SGabor Juhos #define AR71XX_PCI_INT_DEV2 BIT(2)
43f8365ec4SGabor Juhos #define AR71XX_PCI_INT_DEV1 BIT(1)
44f8365ec4SGabor Juhos #define AR71XX_PCI_INT_DEV0 BIT(0)
45f8365ec4SGabor Juhos
46f8365ec4SGabor Juhos #define AR71XX_PCI_IRQ_COUNT 5
47f8365ec4SGabor Juhos
48f18118a8SGabor Juhos struct ar71xx_pci_controller {
49f18118a8SGabor Juhos void __iomem *cfg_base;
50f18118a8SGabor Juhos int irq;
51326e8d17SGabor Juhos int irq_base;
52f18118a8SGabor Juhos struct pci_controller pci_ctrl;
5342cb60d1SGabor Juhos struct resource io_res;
5442cb60d1SGabor Juhos struct resource mem_res;
55f18118a8SGabor Juhos };
56f8365ec4SGabor Juhos
57f8365ec4SGabor Juhos /* Byte lane enable bits */
58f8365ec4SGabor Juhos static const u8 ar71xx_pci_ble_table[4][4] = {
59f8365ec4SGabor Juhos {0x0, 0xf, 0xf, 0xf},
60f8365ec4SGabor Juhos {0xe, 0xd, 0xb, 0x7},
61f8365ec4SGabor Juhos {0xc, 0xf, 0x3, 0xf},
62f8365ec4SGabor Juhos {0xf, 0xf, 0xf, 0xf},
63f8365ec4SGabor Juhos };
64f8365ec4SGabor Juhos
65f8365ec4SGabor Juhos static const u32 ar71xx_pci_read_mask[8] = {
66f8365ec4SGabor Juhos 0, 0xff, 0xffff, 0, 0xffffffff, 0, 0, 0
67f8365ec4SGabor Juhos };
68f8365ec4SGabor Juhos
ar71xx_pci_get_ble(int where,int size,int local)69f8365ec4SGabor Juhos static inline u32 ar71xx_pci_get_ble(int where, int size, int local)
70f8365ec4SGabor Juhos {
71f8365ec4SGabor Juhos u32 t;
72f8365ec4SGabor Juhos
73f8365ec4SGabor Juhos t = ar71xx_pci_ble_table[size & 3][where & 3];
74f8365ec4SGabor Juhos BUG_ON(t == 0xf);
75f8365ec4SGabor Juhos t <<= (local) ? 20 : 4;
76f8365ec4SGabor Juhos
77f8365ec4SGabor Juhos return t;
78f8365ec4SGabor Juhos }
79f8365ec4SGabor Juhos
ar71xx_pci_bus_addr(struct pci_bus * bus,unsigned int devfn,int where)80f8365ec4SGabor Juhos static inline u32 ar71xx_pci_bus_addr(struct pci_bus *bus, unsigned int devfn,
81f8365ec4SGabor Juhos int where)
82f8365ec4SGabor Juhos {
83f8365ec4SGabor Juhos u32 ret;
84f8365ec4SGabor Juhos
85f8365ec4SGabor Juhos if (!bus->number) {
86f8365ec4SGabor Juhos /* type 0 */
87f8365ec4SGabor Juhos ret = (1 << PCI_SLOT(devfn)) | (PCI_FUNC(devfn) << 8) |
88f8365ec4SGabor Juhos (where & ~3);
89f8365ec4SGabor Juhos } else {
90f8365ec4SGabor Juhos /* type 1 */
91f8365ec4SGabor Juhos ret = (bus->number << 16) | (PCI_SLOT(devfn) << 11) |
92f8365ec4SGabor Juhos (PCI_FUNC(devfn) << 8) | (where & ~3) | 1;
93f8365ec4SGabor Juhos }
94f8365ec4SGabor Juhos
95f8365ec4SGabor Juhos return ret;
96f8365ec4SGabor Juhos }
97f8365ec4SGabor Juhos
98f18118a8SGabor Juhos static inline struct ar71xx_pci_controller *
pci_bus_to_ar71xx_controller(struct pci_bus * bus)99f18118a8SGabor Juhos pci_bus_to_ar71xx_controller(struct pci_bus *bus)
100f8365ec4SGabor Juhos {
101f18118a8SGabor Juhos struct pci_controller *hose;
102f18118a8SGabor Juhos
103f18118a8SGabor Juhos hose = (struct pci_controller *) bus->sysdata;
104f18118a8SGabor Juhos return container_of(hose, struct ar71xx_pci_controller, pci_ctrl);
105f18118a8SGabor Juhos }
106f18118a8SGabor Juhos
ar71xx_pci_check_error(struct ar71xx_pci_controller * apc,int quiet)107f18118a8SGabor Juhos static int ar71xx_pci_check_error(struct ar71xx_pci_controller *apc, int quiet)
108f18118a8SGabor Juhos {
109f18118a8SGabor Juhos void __iomem *base = apc->cfg_base;
110f8365ec4SGabor Juhos u32 pci_err;
111f8365ec4SGabor Juhos u32 ahb_err;
112f8365ec4SGabor Juhos
113f8365ec4SGabor Juhos pci_err = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR) & 3;
114f8365ec4SGabor Juhos if (pci_err) {
115f8365ec4SGabor Juhos if (!quiet) {
116f8365ec4SGabor Juhos u32 addr;
117f8365ec4SGabor Juhos
118f8365ec4SGabor Juhos addr = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR_ADDR);
119f8365ec4SGabor Juhos pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
120f8365ec4SGabor Juhos "PCI", pci_err, addr);
121f8365ec4SGabor Juhos }
122f8365ec4SGabor Juhos
123f8365ec4SGabor Juhos /* clear PCI error status */
124f8365ec4SGabor Juhos __raw_writel(pci_err, base + AR71XX_PCI_REG_PCI_ERR);
125f8365ec4SGabor Juhos }
126f8365ec4SGabor Juhos
127f8365ec4SGabor Juhos ahb_err = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR) & 1;
128f8365ec4SGabor Juhos if (ahb_err) {
129f8365ec4SGabor Juhos if (!quiet) {
130f8365ec4SGabor Juhos u32 addr;
131f8365ec4SGabor Juhos
132f8365ec4SGabor Juhos addr = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR_ADDR);
133f8365ec4SGabor Juhos pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
134f8365ec4SGabor Juhos "AHB", ahb_err, addr);
135f8365ec4SGabor Juhos }
136f8365ec4SGabor Juhos
137f8365ec4SGabor Juhos /* clear AHB error status */
138f8365ec4SGabor Juhos __raw_writel(ahb_err, base + AR71XX_PCI_REG_AHB_ERR);
139f8365ec4SGabor Juhos }
140f8365ec4SGabor Juhos
141f8365ec4SGabor Juhos return !!(ahb_err | pci_err);
142f8365ec4SGabor Juhos }
143f8365ec4SGabor Juhos
ar71xx_pci_local_write(struct ar71xx_pci_controller * apc,int where,int size,u32 value)144f18118a8SGabor Juhos static inline void ar71xx_pci_local_write(struct ar71xx_pci_controller *apc,
145f18118a8SGabor Juhos int where, int size, u32 value)
146f8365ec4SGabor Juhos {
147f18118a8SGabor Juhos void __iomem *base = apc->cfg_base;
148f8365ec4SGabor Juhos u32 ad_cbe;
149f8365ec4SGabor Juhos
150f8365ec4SGabor Juhos value = value << (8 * (where & 3));
151f8365ec4SGabor Juhos
152f8365ec4SGabor Juhos ad_cbe = AR71XX_PCI_CRP_CMD_WRITE | (where & ~3);
153f8365ec4SGabor Juhos ad_cbe |= ar71xx_pci_get_ble(where, size, 1);
154f8365ec4SGabor Juhos
155f8365ec4SGabor Juhos __raw_writel(ad_cbe, base + AR71XX_PCI_REG_CRP_AD_CBE);
156f8365ec4SGabor Juhos __raw_writel(value, base + AR71XX_PCI_REG_CRP_WRDATA);
157f8365ec4SGabor Juhos }
158f8365ec4SGabor Juhos
ar71xx_pci_set_cfgaddr(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 cmd)159f8365ec4SGabor Juhos static inline int ar71xx_pci_set_cfgaddr(struct pci_bus *bus,
160f8365ec4SGabor Juhos unsigned int devfn,
161f8365ec4SGabor Juhos int where, int size, u32 cmd)
162f8365ec4SGabor Juhos {
163f18118a8SGabor Juhos struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
164f18118a8SGabor Juhos void __iomem *base = apc->cfg_base;
165f8365ec4SGabor Juhos u32 addr;
166f8365ec4SGabor Juhos
167f8365ec4SGabor Juhos addr = ar71xx_pci_bus_addr(bus, devfn, where);
168f8365ec4SGabor Juhos
169f8365ec4SGabor Juhos __raw_writel(addr, base + AR71XX_PCI_REG_CFG_AD);
170f8365ec4SGabor Juhos __raw_writel(cmd | ar71xx_pci_get_ble(where, size, 0),
171f8365ec4SGabor Juhos base + AR71XX_PCI_REG_CFG_CBE);
172f8365ec4SGabor Juhos
173f18118a8SGabor Juhos return ar71xx_pci_check_error(apc, 1);
174f8365ec4SGabor Juhos }
175f8365ec4SGabor Juhos
ar71xx_pci_read_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * value)176f8365ec4SGabor Juhos static int ar71xx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
177f8365ec4SGabor Juhos int where, int size, u32 *value)
178f8365ec4SGabor Juhos {
179f18118a8SGabor Juhos struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
180f18118a8SGabor Juhos void __iomem *base = apc->cfg_base;
181f8365ec4SGabor Juhos u32 data;
182f8365ec4SGabor Juhos int err;
183f8365ec4SGabor Juhos int ret;
184f8365ec4SGabor Juhos
185f8365ec4SGabor Juhos ret = PCIBIOS_SUCCESSFUL;
186f8365ec4SGabor Juhos data = ~0;
187f8365ec4SGabor Juhos
188f8365ec4SGabor Juhos err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
189f8365ec4SGabor Juhos AR71XX_PCI_CFG_CMD_READ);
190f8365ec4SGabor Juhos if (err)
191f8365ec4SGabor Juhos ret = PCIBIOS_DEVICE_NOT_FOUND;
192f8365ec4SGabor Juhos else
193f8365ec4SGabor Juhos data = __raw_readl(base + AR71XX_PCI_REG_CFG_RDDATA);
194f8365ec4SGabor Juhos
195f8365ec4SGabor Juhos *value = (data >> (8 * (where & 3))) & ar71xx_pci_read_mask[size & 7];
196f8365ec4SGabor Juhos
197f8365ec4SGabor Juhos return ret;
198f8365ec4SGabor Juhos }
199f8365ec4SGabor Juhos
ar71xx_pci_write_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 value)200f8365ec4SGabor Juhos static int ar71xx_pci_write_config(struct pci_bus *bus, unsigned int devfn,
201f8365ec4SGabor Juhos int where, int size, u32 value)
202f8365ec4SGabor Juhos {
203f18118a8SGabor Juhos struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
204f18118a8SGabor Juhos void __iomem *base = apc->cfg_base;
205f8365ec4SGabor Juhos int err;
206f8365ec4SGabor Juhos int ret;
207f8365ec4SGabor Juhos
208f8365ec4SGabor Juhos value = value << (8 * (where & 3));
209f8365ec4SGabor Juhos ret = PCIBIOS_SUCCESSFUL;
210f8365ec4SGabor Juhos
211f8365ec4SGabor Juhos err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
212f8365ec4SGabor Juhos AR71XX_PCI_CFG_CMD_WRITE);
213f8365ec4SGabor Juhos if (err)
214f8365ec4SGabor Juhos ret = PCIBIOS_DEVICE_NOT_FOUND;
215f8365ec4SGabor Juhos else
216f8365ec4SGabor Juhos __raw_writel(value, base + AR71XX_PCI_REG_CFG_WRDATA);
217f8365ec4SGabor Juhos
218f8365ec4SGabor Juhos return ret;
219f8365ec4SGabor Juhos }
220f8365ec4SGabor Juhos
221f8365ec4SGabor Juhos static struct pci_ops ar71xx_pci_ops = {
222f8365ec4SGabor Juhos .read = ar71xx_pci_read_config,
223f8365ec4SGabor Juhos .write = ar71xx_pci_write_config,
224f8365ec4SGabor Juhos };
225f8365ec4SGabor Juhos
ar71xx_pci_irq_handler(struct irq_desc * desc)226bd0b9ac4SThomas Gleixner static void ar71xx_pci_irq_handler(struct irq_desc *desc)
227f8365ec4SGabor Juhos {
228326e8d17SGabor Juhos struct ar71xx_pci_controller *apc;
229f8365ec4SGabor Juhos void __iomem *base = ath79_reset_base;
230f8365ec4SGabor Juhos u32 pending;
231f8365ec4SGabor Juhos
23225aae561SJiang Liu apc = irq_desc_get_handler_data(desc);
233326e8d17SGabor Juhos
234f8365ec4SGabor Juhos pending = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_STATUS) &
235f8365ec4SGabor Juhos __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
236f8365ec4SGabor Juhos
237f8365ec4SGabor Juhos if (pending & AR71XX_PCI_INT_DEV0)
238326e8d17SGabor Juhos generic_handle_irq(apc->irq_base + 0);
239f8365ec4SGabor Juhos
240f8365ec4SGabor Juhos else if (pending & AR71XX_PCI_INT_DEV1)
241326e8d17SGabor Juhos generic_handle_irq(apc->irq_base + 1);
242f8365ec4SGabor Juhos
243f8365ec4SGabor Juhos else if (pending & AR71XX_PCI_INT_DEV2)
244326e8d17SGabor Juhos generic_handle_irq(apc->irq_base + 2);
245f8365ec4SGabor Juhos
246f8365ec4SGabor Juhos else if (pending & AR71XX_PCI_INT_CORE)
247326e8d17SGabor Juhos generic_handle_irq(apc->irq_base + 4);
248f8365ec4SGabor Juhos
249f8365ec4SGabor Juhos else
250f8365ec4SGabor Juhos spurious_interrupt();
251f8365ec4SGabor Juhos }
252f8365ec4SGabor Juhos
ar71xx_pci_irq_unmask(struct irq_data * d)253f8365ec4SGabor Juhos static void ar71xx_pci_irq_unmask(struct irq_data *d)
254f8365ec4SGabor Juhos {
255326e8d17SGabor Juhos struct ar71xx_pci_controller *apc;
256326e8d17SGabor Juhos unsigned int irq;
257f8365ec4SGabor Juhos void __iomem *base = ath79_reset_base;
258f8365ec4SGabor Juhos u32 t;
259f8365ec4SGabor Juhos
260326e8d17SGabor Juhos apc = irq_data_get_irq_chip_data(d);
261326e8d17SGabor Juhos irq = d->irq - apc->irq_base;
262326e8d17SGabor Juhos
263f8365ec4SGabor Juhos t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
264f8365ec4SGabor Juhos __raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
265f8365ec4SGabor Juhos
266f8365ec4SGabor Juhos /* flush write */
267f8365ec4SGabor Juhos __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
268f8365ec4SGabor Juhos }
269f8365ec4SGabor Juhos
ar71xx_pci_irq_mask(struct irq_data * d)270f8365ec4SGabor Juhos static void ar71xx_pci_irq_mask(struct irq_data *d)
271f8365ec4SGabor Juhos {
272326e8d17SGabor Juhos struct ar71xx_pci_controller *apc;
273326e8d17SGabor Juhos unsigned int irq;
274f8365ec4SGabor Juhos void __iomem *base = ath79_reset_base;
275f8365ec4SGabor Juhos u32 t;
276f8365ec4SGabor Juhos
277326e8d17SGabor Juhos apc = irq_data_get_irq_chip_data(d);
278326e8d17SGabor Juhos irq = d->irq - apc->irq_base;
279326e8d17SGabor Juhos
280f8365ec4SGabor Juhos t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
281f8365ec4SGabor Juhos __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
282f8365ec4SGabor Juhos
283f8365ec4SGabor Juhos /* flush write */
284f8365ec4SGabor Juhos __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
285f8365ec4SGabor Juhos }
286f8365ec4SGabor Juhos
287f8365ec4SGabor Juhos static struct irq_chip ar71xx_pci_irq_chip = {
288f8365ec4SGabor Juhos .name = "AR71XX PCI",
289f8365ec4SGabor Juhos .irq_mask = ar71xx_pci_irq_mask,
290f8365ec4SGabor Juhos .irq_unmask = ar71xx_pci_irq_unmask,
291f8365ec4SGabor Juhos .irq_mask_ack = ar71xx_pci_irq_mask,
292f8365ec4SGabor Juhos };
293f8365ec4SGabor Juhos
ar71xx_pci_irq_init(struct ar71xx_pci_controller * apc)294f18118a8SGabor Juhos static void ar71xx_pci_irq_init(struct ar71xx_pci_controller *apc)
295f8365ec4SGabor Juhos {
296f8365ec4SGabor Juhos void __iomem *base = ath79_reset_base;
297f8365ec4SGabor Juhos int i;
298f8365ec4SGabor Juhos
299f8365ec4SGabor Juhos __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_ENABLE);
300f8365ec4SGabor Juhos __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_STATUS);
301f8365ec4SGabor Juhos
302f8365ec4SGabor Juhos BUILD_BUG_ON(ATH79_PCI_IRQ_COUNT < AR71XX_PCI_IRQ_COUNT);
303f8365ec4SGabor Juhos
304326e8d17SGabor Juhos apc->irq_base = ATH79_PCI_IRQ_BASE;
305326e8d17SGabor Juhos for (i = apc->irq_base;
306326e8d17SGabor Juhos i < apc->irq_base + AR71XX_PCI_IRQ_COUNT; i++) {
307f8365ec4SGabor Juhos irq_set_chip_and_handler(i, &ar71xx_pci_irq_chip,
308f8365ec4SGabor Juhos handle_level_irq);
309326e8d17SGabor Juhos irq_set_chip_data(i, apc);
310326e8d17SGabor Juhos }
311f8365ec4SGabor Juhos
312777fd18aSThomas Gleixner irq_set_chained_handler_and_data(apc->irq, ar71xx_pci_irq_handler,
313777fd18aSThomas Gleixner apc);
314f8365ec4SGabor Juhos }
315f8365ec4SGabor Juhos
ar71xx_pci_reset(void)316fb167e89SGabor Juhos static void ar71xx_pci_reset(void)
317f8365ec4SGabor Juhos {
318f8365ec4SGabor Juhos ath79_device_reset_set(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
319f8365ec4SGabor Juhos mdelay(100);
320f8365ec4SGabor Juhos
321f8365ec4SGabor Juhos ath79_device_reset_clear(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
322f8365ec4SGabor Juhos mdelay(100);
323f8365ec4SGabor Juhos
32424b0e3e8SAlban Bedel ath79_ddr_set_pci_windows();
325f8365ec4SGabor Juhos mdelay(100);
326f8365ec4SGabor Juhos }
327f8365ec4SGabor Juhos
ar71xx_pci_probe(struct platform_device * pdev)328fb167e89SGabor Juhos static int ar71xx_pci_probe(struct platform_device *pdev)
329fb167e89SGabor Juhos {
330f18118a8SGabor Juhos struct ar71xx_pci_controller *apc;
331fb167e89SGabor Juhos struct resource *res;
332fb167e89SGabor Juhos u32 t;
333fb167e89SGabor Juhos
334f18118a8SGabor Juhos apc = devm_kzalloc(&pdev->dev, sizeof(struct ar71xx_pci_controller),
335f18118a8SGabor Juhos GFP_KERNEL);
336f18118a8SGabor Juhos if (!apc)
337f18118a8SGabor Juhos return -ENOMEM;
338f18118a8SGabor Juhos
339*b0a1c290SZhang Qilong apc->cfg_base = devm_platform_ioremap_resource_byname(pdev,
340*b0a1c290SZhang Qilong "cfg_base");
341f560fabdSSilviu-Mihai Popescu if (IS_ERR(apc->cfg_base))
342f560fabdSSilviu-Mihai Popescu return PTR_ERR(apc->cfg_base);
343fb167e89SGabor Juhos
344f18118a8SGabor Juhos apc->irq = platform_get_irq(pdev, 0);
345f18118a8SGabor Juhos if (apc->irq < 0)
346fb167e89SGabor Juhos return -EINVAL;
347fb167e89SGabor Juhos
34842cb60d1SGabor Juhos res = platform_get_resource_byname(pdev, IORESOURCE_IO, "io_base");
34942cb60d1SGabor Juhos if (!res)
35042cb60d1SGabor Juhos return -EINVAL;
35142cb60d1SGabor Juhos
35242cb60d1SGabor Juhos apc->io_res.parent = res;
35342cb60d1SGabor Juhos apc->io_res.name = "PCI IO space";
35442cb60d1SGabor Juhos apc->io_res.start = res->start;
35542cb60d1SGabor Juhos apc->io_res.end = res->end;
35642cb60d1SGabor Juhos apc->io_res.flags = IORESOURCE_IO;
35742cb60d1SGabor Juhos
35842cb60d1SGabor Juhos res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem_base");
35942cb60d1SGabor Juhos if (!res)
36042cb60d1SGabor Juhos return -EINVAL;
36142cb60d1SGabor Juhos
36242cb60d1SGabor Juhos apc->mem_res.parent = res;
36342cb60d1SGabor Juhos apc->mem_res.name = "PCI memory space";
36442cb60d1SGabor Juhos apc->mem_res.start = res->start;
36542cb60d1SGabor Juhos apc->mem_res.end = res->end;
36642cb60d1SGabor Juhos apc->mem_res.flags = IORESOURCE_MEM;
36742cb60d1SGabor Juhos
368fb167e89SGabor Juhos ar71xx_pci_reset();
369fb167e89SGabor Juhos
370fb167e89SGabor Juhos /* setup COMMAND register */
371fb167e89SGabor Juhos t = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE
372fb167e89SGabor Juhos | PCI_COMMAND_PARITY | PCI_COMMAND_SERR | PCI_COMMAND_FAST_BACK;
373f18118a8SGabor Juhos ar71xx_pci_local_write(apc, PCI_COMMAND, 4, t);
374fb167e89SGabor Juhos
375fb167e89SGabor Juhos /* clear bus errors */
376f18118a8SGabor Juhos ar71xx_pci_check_error(apc, 1);
377fb167e89SGabor Juhos
378f18118a8SGabor Juhos ar71xx_pci_irq_init(apc);
379fb167e89SGabor Juhos
380f18118a8SGabor Juhos apc->pci_ctrl.pci_ops = &ar71xx_pci_ops;
38142cb60d1SGabor Juhos apc->pci_ctrl.mem_resource = &apc->mem_res;
38242cb60d1SGabor Juhos apc->pci_ctrl.io_resource = &apc->io_res;
383f18118a8SGabor Juhos
384f18118a8SGabor Juhos register_pci_controller(&apc->pci_ctrl);
385fb167e89SGabor Juhos
386fb167e89SGabor Juhos return 0;
387fb167e89SGabor Juhos }
388fb167e89SGabor Juhos
389fb167e89SGabor Juhos static struct platform_driver ar71xx_pci_driver = {
390fb167e89SGabor Juhos .probe = ar71xx_pci_probe,
391fb167e89SGabor Juhos .driver = {
392fb167e89SGabor Juhos .name = "ar71xx-pci",
393fb167e89SGabor Juhos },
394fb167e89SGabor Juhos };
395fb167e89SGabor Juhos
ar71xx_pci_init(void)396fb167e89SGabor Juhos static int __init ar71xx_pci_init(void)
397fb167e89SGabor Juhos {
398fb167e89SGabor Juhos return platform_driver_register(&ar71xx_pci_driver);
399fb167e89SGabor Juhos }
400fb167e89SGabor Juhos
401fb167e89SGabor Juhos postcore_initcall(ar71xx_pci_init);
402