1*41173abcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds * Copyright (C) 1999, 2000, 2004, 2005 MIPS Technologies, Inc.
41da177e4SLinus Torvalds * All rights reserved.
51da177e4SLinus Torvalds * Authors: Carsten Langgaard <carstenl@mips.com>
61da177e4SLinus Torvalds * Maciej W. Rozycki <macro@mips.com>
71da177e4SLinus Torvalds * Copyright (C) 2005 Ralf Baechle (ralf@linux-mips.org)
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds * MIPS boards specific PCI support.
101da177e4SLinus Torvalds */
111da177e4SLinus Torvalds #include <linux/types.h>
121da177e4SLinus Torvalds #include <linux/pci.h>
131da177e4SLinus Torvalds #include <linux/kernel.h>
141da177e4SLinus Torvalds
151da177e4SLinus Torvalds #include <asm/mips-boards/msc01_pci.h>
161da177e4SLinus Torvalds
171da177e4SLinus Torvalds #define PCI_ACCESS_READ 0
181da177e4SLinus Torvalds #define PCI_ACCESS_WRITE 1
191da177e4SLinus Torvalds
201da177e4SLinus Torvalds /*
211da177e4SLinus Torvalds * PCI configuration cycle AD bus definition
221da177e4SLinus Torvalds */
231da177e4SLinus Torvalds /* Type 0 */
241da177e4SLinus Torvalds #define PCI_CFG_TYPE0_REG_SHF 0
251da177e4SLinus Torvalds #define PCI_CFG_TYPE0_FUNC_SHF 8
261da177e4SLinus Torvalds
271da177e4SLinus Torvalds /* Type 1 */
281da177e4SLinus Torvalds #define PCI_CFG_TYPE1_REG_SHF 0
291da177e4SLinus Torvalds #define PCI_CFG_TYPE1_FUNC_SHF 8
301da177e4SLinus Torvalds #define PCI_CFG_TYPE1_DEV_SHF 11
311da177e4SLinus Torvalds #define PCI_CFG_TYPE1_BUS_SHF 16
321da177e4SLinus Torvalds
msc_pcibios_config_access(unsigned char access_type,struct pci_bus * bus,unsigned int devfn,int where,u32 * data)331da177e4SLinus Torvalds static int msc_pcibios_config_access(unsigned char access_type,
341da177e4SLinus Torvalds struct pci_bus *bus, unsigned int devfn, int where, u32 * data)
351da177e4SLinus Torvalds {
361da177e4SLinus Torvalds unsigned char busnum = bus->number;
371da177e4SLinus Torvalds u32 intr;
381da177e4SLinus Torvalds
391da177e4SLinus Torvalds /* Clear status register bits. */
401da177e4SLinus Torvalds MSC_WRITE(MSC01_PCI_INTSTAT,
411da177e4SLinus Torvalds (MSC01_PCI_INTCFG_MA_BIT | MSC01_PCI_INTCFG_TA_BIT));
421da177e4SLinus Torvalds
431da177e4SLinus Torvalds MSC_WRITE(MSC01_PCI_CFGADDR,
441da177e4SLinus Torvalds ((busnum << MSC01_PCI_CFGADDR_BNUM_SHF) |
45aa0980b8SMaciej W. Rozycki (PCI_SLOT(devfn) << MSC01_PCI_CFGADDR_DNUM_SHF) |
46aa0980b8SMaciej W. Rozycki (PCI_FUNC(devfn) << MSC01_PCI_CFGADDR_FNUM_SHF) |
47aa0980b8SMaciej W. Rozycki ((where / 4) << MSC01_PCI_CFGADDR_RNUM_SHF)));
481da177e4SLinus Torvalds
491da177e4SLinus Torvalds /* Perform access */
501da177e4SLinus Torvalds if (access_type == PCI_ACCESS_WRITE)
511da177e4SLinus Torvalds MSC_WRITE(MSC01_PCI_CFGDATA, *data);
521da177e4SLinus Torvalds else
531da177e4SLinus Torvalds MSC_READ(MSC01_PCI_CFGDATA, *data);
541da177e4SLinus Torvalds
551da177e4SLinus Torvalds /* Detect Master/Target abort */
561da177e4SLinus Torvalds MSC_READ(MSC01_PCI_INTSTAT, intr);
57aa0980b8SMaciej W. Rozycki if (intr & (MSC01_PCI_INTCFG_MA_BIT | MSC01_PCI_INTCFG_TA_BIT)) {
581da177e4SLinus Torvalds /* Error occurred */
591da177e4SLinus Torvalds
601da177e4SLinus Torvalds /* Clear bits */
611da177e4SLinus Torvalds MSC_WRITE(MSC01_PCI_INTSTAT,
62aa0980b8SMaciej W. Rozycki (MSC01_PCI_INTCFG_MA_BIT | MSC01_PCI_INTCFG_TA_BIT));
631da177e4SLinus Torvalds
641da177e4SLinus Torvalds return -1;
651da177e4SLinus Torvalds }
661da177e4SLinus Torvalds
671da177e4SLinus Torvalds return 0;
681da177e4SLinus Torvalds }
691da177e4SLinus Torvalds
701da177e4SLinus Torvalds
711da177e4SLinus Torvalds /*
721da177e4SLinus Torvalds * We can't address 8 and 16 bit words directly. Instead we have to
731da177e4SLinus Torvalds * read/write a 32bit word and mask/modify the data we actually want.
741da177e4SLinus Torvalds */
msc_pcibios_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)751da177e4SLinus Torvalds static int msc_pcibios_read(struct pci_bus *bus, unsigned int devfn,
761da177e4SLinus Torvalds int where, int size, u32 * val)
771da177e4SLinus Torvalds {
781da177e4SLinus Torvalds u32 data = 0;
791da177e4SLinus Torvalds
801da177e4SLinus Torvalds if ((size == 2) && (where & 1))
811da177e4SLinus Torvalds return PCIBIOS_BAD_REGISTER_NUMBER;
821da177e4SLinus Torvalds else if ((size == 4) && (where & 3))
831da177e4SLinus Torvalds return PCIBIOS_BAD_REGISTER_NUMBER;
841da177e4SLinus Torvalds
851da177e4SLinus Torvalds if (msc_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
861da177e4SLinus Torvalds &data))
871da177e4SLinus Torvalds return -1;
881da177e4SLinus Torvalds
891da177e4SLinus Torvalds if (size == 1)
901da177e4SLinus Torvalds *val = (data >> ((where & 3) << 3)) & 0xff;
911da177e4SLinus Torvalds else if (size == 2)
921da177e4SLinus Torvalds *val = (data >> ((where & 3) << 3)) & 0xffff;
931da177e4SLinus Torvalds else
941da177e4SLinus Torvalds *val = data;
951da177e4SLinus Torvalds
961da177e4SLinus Torvalds return PCIBIOS_SUCCESSFUL;
971da177e4SLinus Torvalds }
981da177e4SLinus Torvalds
msc_pcibios_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)991da177e4SLinus Torvalds static int msc_pcibios_write(struct pci_bus *bus, unsigned int devfn,
1001da177e4SLinus Torvalds int where, int size, u32 val)
1011da177e4SLinus Torvalds {
1021da177e4SLinus Torvalds u32 data = 0;
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds if ((size == 2) && (where & 1))
1051da177e4SLinus Torvalds return PCIBIOS_BAD_REGISTER_NUMBER;
1061da177e4SLinus Torvalds else if ((size == 4) && (where & 3))
1071da177e4SLinus Torvalds return PCIBIOS_BAD_REGISTER_NUMBER;
1081da177e4SLinus Torvalds
1091da177e4SLinus Torvalds if (size == 4)
1101da177e4SLinus Torvalds data = val;
1111da177e4SLinus Torvalds else {
1121da177e4SLinus Torvalds if (msc_pcibios_config_access(PCI_ACCESS_READ, bus, devfn,
1131da177e4SLinus Torvalds where, &data))
1141da177e4SLinus Torvalds return -1;
1151da177e4SLinus Torvalds
1161da177e4SLinus Torvalds if (size == 1)
1171da177e4SLinus Torvalds data = (data & ~(0xff << ((where & 3) << 3))) |
1181da177e4SLinus Torvalds (val << ((where & 3) << 3));
1191da177e4SLinus Torvalds else if (size == 2)
1201da177e4SLinus Torvalds data = (data & ~(0xffff << ((where & 3) << 3))) |
1211da177e4SLinus Torvalds (val << ((where & 3) << 3));
1221da177e4SLinus Torvalds }
1231da177e4SLinus Torvalds
1241da177e4SLinus Torvalds if (msc_pcibios_config_access(PCI_ACCESS_WRITE, bus, devfn, where,
1251da177e4SLinus Torvalds &data))
1261da177e4SLinus Torvalds return -1;
1271da177e4SLinus Torvalds
1281da177e4SLinus Torvalds return PCIBIOS_SUCCESSFUL;
1291da177e4SLinus Torvalds }
1301da177e4SLinus Torvalds
1311da177e4SLinus Torvalds struct pci_ops msc_pci_ops = {
1321da177e4SLinus Torvalds .read = msc_pcibios_read,
1331da177e4SLinus Torvalds .write = msc_pcibios_write
1341da177e4SLinus Torvalds };
135