xref: /openbmc/linux/arch/mips/pci/fixup-malta.c (revision ae0d7cbc99890b3a417a5705763784b8551a10d6)
11da177e4SLinus Torvalds #include <linux/init.h>
21da177e4SLinus Torvalds #include <linux/pci.h>
370002f76SDeng-Cheng Zhu #include <asm/mips-boards/piix4.h>
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds /* PCI interrupt pins */
61da177e4SLinus Torvalds #define PCIA		1
71da177e4SLinus Torvalds #define PCIB		2
81da177e4SLinus Torvalds #define PCIC		3
91da177e4SLinus Torvalds #define PCID		4
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds /* This table is filled in by interrogating the PIIX4 chip */
1228eb0e46SGreg Kroah-Hartman static char pci_irq[5] = {
132eaaac50SRalf Baechle };
141da177e4SLinus Torvalds 
151da177e4SLinus Torvalds static char irq_tab[][5] __initdata = {
161da177e4SLinus Torvalds 	/*	INTA	INTB	INTC	INTD */
171da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  0: GT64120 PCI bridge */
181da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  1: Unused */
191da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  2: Unused */
201da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  3: Unused */
211da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  4: Unused */
221da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  5: Unused */
231da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  6: Unused */
241da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  7: Unused */
251da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  8: Unused */
261da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  9: Unused */
271da177e4SLinus Torvalds 	{0,	0,	0,	0,	PCID }, /* 10: PIIX4 USB */
281da177e4SLinus Torvalds 	{0,	PCIB,	0,	0,	0 },	/* 11: AMD 79C973 Ethernet */
291da177e4SLinus Torvalds 	{0,	PCIC,	0,	0,	0 },	/* 12: Crystal 4281 Sound */
301da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 13: Unused */
311da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 14: Unused */
321da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 15: Unused */
331da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 16: Unused */
341da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 17: Bonito/SOC-it PCI Bridge*/
351da177e4SLinus Torvalds 	{0,	PCIA,	PCIB,	PCIC,	PCID }, /* 18: PCI Slot 1 */
361da177e4SLinus Torvalds 	{0,	PCIB,	PCIC,	PCID,	PCIA }, /* 19: PCI Slot 2 */
371da177e4SLinus Torvalds 	{0,	PCIC,	PCID,	PCIA,	PCIB }, /* 20: PCI Slot 3 */
381da177e4SLinus Torvalds 	{0,	PCID,	PCIA,	PCIB,	PCIC }	/* 21: PCI Slot 4 */
391da177e4SLinus Torvalds };
401da177e4SLinus Torvalds 
4119df0d11SRalf Baechle int __init pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
421da177e4SLinus Torvalds {
431da177e4SLinus Torvalds 	int virq;
441da177e4SLinus Torvalds 	virq = irq_tab[slot][pin];
451da177e4SLinus Torvalds 	return pci_irq[virq];
461da177e4SLinus Torvalds }
471da177e4SLinus Torvalds 
481da177e4SLinus Torvalds /* Do platform specific device initialization at pci_enable_device() time */
491da177e4SLinus Torvalds int pcibios_plat_dev_init(struct pci_dev *dev)
501da177e4SLinus Torvalds {
511da177e4SLinus Torvalds 	return 0;
521da177e4SLinus Torvalds }
531da177e4SLinus Torvalds 
5428eb0e46SGreg Kroah-Hartman static void malta_piix_func0_fixup(struct pci_dev *pdev)
551da177e4SLinus Torvalds {
561da177e4SLinus Torvalds 	unsigned char reg_val;
57*ae0d7cbcSPaul Burton 	u32 reg_val32;
5870002f76SDeng-Cheng Zhu 	/* PIIX PIRQC[A:D] irq mappings */
5970002f76SDeng-Cheng Zhu 	static int piixirqmap[PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MAX] = {
601da177e4SLinus Torvalds 		0,  0,	0,  3,
611da177e4SLinus Torvalds 		4,  5,	6,  7,
621da177e4SLinus Torvalds 		0,  9, 10, 11,
631da177e4SLinus Torvalds 		12, 0, 14, 15
641da177e4SLinus Torvalds 	};
651da177e4SLinus Torvalds 	int i;
661da177e4SLinus Torvalds 
671da177e4SLinus Torvalds 	/* Interrogate PIIX4 to get PCI IRQ mapping */
681da177e4SLinus Torvalds 	for (i = 0; i <= 3; i++) {
6970002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC0_PIRQRC+i, &reg_val);
7070002f76SDeng-Cheng Zhu 		if (reg_val & PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_DISABLE)
711da177e4SLinus Torvalds 			pci_irq[PCIA+i] = 0;	/* Disabled */
721da177e4SLinus Torvalds 		else
7370002f76SDeng-Cheng Zhu 			pci_irq[PCIA+i] = piixirqmap[reg_val &
7470002f76SDeng-Cheng Zhu 				PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MASK];
751da177e4SLinus Torvalds 	}
761da177e4SLinus Torvalds 
771da177e4SLinus Torvalds 	/* Done by YAMON 2.00 onwards */
781da177e4SLinus Torvalds 	if (PCI_SLOT(pdev->devfn) == 10) {
791da177e4SLinus Torvalds 		/*
801da177e4SLinus Torvalds 		 * Set top of main memory accessible by ISA or DMA
811da177e4SLinus Torvalds 		 * devices to 16 Mb.
821da177e4SLinus Torvalds 		 */
8370002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC0_TOM, &reg_val);
8470002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC0_TOM, reg_val |
8570002f76SDeng-Cheng Zhu 				PIIX4_FUNC0_TOM_TOP_OF_MEMORY_MASK);
861da177e4SLinus Torvalds 	}
87*ae0d7cbcSPaul Burton 
88*ae0d7cbcSPaul Burton 	/* Mux SERIRQ to its pin */
89*ae0d7cbcSPaul Burton 	pci_read_config_dword(pdev, PIIX4_FUNC0_GENCFG, &reg_val32);
90*ae0d7cbcSPaul Burton 	pci_write_config_dword(pdev, PIIX4_FUNC0_GENCFG,
91*ae0d7cbcSPaul Burton 			       reg_val32 | PIIX4_FUNC0_GENCFG_SERIRQ);
92*ae0d7cbcSPaul Burton 
93*ae0d7cbcSPaul Burton 	/* Enable SERIRQ */
94*ae0d7cbcSPaul Burton 	pci_read_config_byte(pdev, PIIX4_FUNC0_SERIRQC, &reg_val);
95*ae0d7cbcSPaul Burton 	reg_val |= PIIX4_FUNC0_SERIRQC_EN | PIIX4_FUNC0_SERIRQC_CONT;
96*ae0d7cbcSPaul Burton 	pci_write_config_byte(pdev, PIIX4_FUNC0_SERIRQC, reg_val);
971da177e4SLinus Torvalds }
981da177e4SLinus Torvalds 
991da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
1001da177e4SLinus Torvalds 	 malta_piix_func0_fixup);
1011da177e4SLinus Torvalds 
10228eb0e46SGreg Kroah-Hartman static void malta_piix_func1_fixup(struct pci_dev *pdev)
1031da177e4SLinus Torvalds {
1041da177e4SLinus Torvalds 	unsigned char reg_val;
1051da177e4SLinus Torvalds 
1061da177e4SLinus Torvalds 	/* Done by YAMON 2.02 onwards */
1071da177e4SLinus Torvalds 	if (PCI_SLOT(pdev->devfn) == 10) {
1081da177e4SLinus Torvalds 		/*
1091da177e4SLinus Torvalds 		 * IDE Decode enable.
1101da177e4SLinus Torvalds 		 */
11170002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
11270002f76SDeng-Cheng Zhu 			&reg_val);
11370002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
11470002f76SDeng-Cheng Zhu 			reg_val|PIIX4_FUNC1_IDETIM_PRIMARY_HI_IDE_DECODE_EN);
11570002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
11670002f76SDeng-Cheng Zhu 			&reg_val);
11770002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
11870002f76SDeng-Cheng Zhu 			reg_val|PIIX4_FUNC1_IDETIM_SECONDARY_HI_IDE_DECODE_EN);
1191da177e4SLinus Torvalds 	}
1201da177e4SLinus Torvalds }
1211da177e4SLinus Torvalds 
1221da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB,
1231da177e4SLinus Torvalds 	 malta_piix_func1_fixup);
124497e5ff0SRalf Baechle 
125497e5ff0SRalf Baechle /* Enable PCI 2.1 compatibility in PIIX4 */
12628eb0e46SGreg Kroah-Hartman static void quirk_dlcsetup(struct pci_dev *dev)
127497e5ff0SRalf Baechle {
128497e5ff0SRalf Baechle 	u8 odlc, ndlc;
129497e5ff0SRalf Baechle 
13070002f76SDeng-Cheng Zhu 	(void) pci_read_config_byte(dev, PIIX4_FUNC0_DLC, &odlc);
131497e5ff0SRalf Baechle 	/* Enable passive releases and delayed transaction */
13270002f76SDeng-Cheng Zhu 	ndlc = odlc | PIIX4_FUNC0_DLC_USBPR_EN |
13370002f76SDeng-Cheng Zhu 		      PIIX4_FUNC0_DLC_PASSIVE_RELEASE_EN |
13470002f76SDeng-Cheng Zhu 		      PIIX4_FUNC0_DLC_DELAYED_TRANSACTION_EN;
13570002f76SDeng-Cheng Zhu 	(void) pci_write_config_byte(dev, PIIX4_FUNC0_DLC, ndlc);
136497e5ff0SRalf Baechle }
137497e5ff0SRalf Baechle 
138497e5ff0SRalf Baechle DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
139497e5ff0SRalf Baechle 	quirk_dlcsetup);
140