xref: /openbmc/linux/arch/mips/pci/fixup-malta.c (revision 9e53481eea26891011ef7aa28e7990769fb6cf50)
11da177e4SLinus Torvalds #include <linux/init.h>
21da177e4SLinus Torvalds #include <linux/pci.h>
370002f76SDeng-Cheng Zhu #include <asm/mips-boards/piix4.h>
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds /* PCI interrupt pins */
61da177e4SLinus Torvalds #define PCIA		1
71da177e4SLinus Torvalds #define PCIB		2
81da177e4SLinus Torvalds #define PCIC		3
91da177e4SLinus Torvalds #define PCID		4
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds /* This table is filled in by interrogating the PIIX4 chip */
1228eb0e46SGreg Kroah-Hartman static char pci_irq[5] = {
132eaaac50SRalf Baechle };
141da177e4SLinus Torvalds 
151da177e4SLinus Torvalds static char irq_tab[][5] __initdata = {
161da177e4SLinus Torvalds 	/*	INTA	INTB	INTC	INTD */
171da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  0: GT64120 PCI bridge */
181da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  1: Unused */
191da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  2: Unused */
201da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  3: Unused */
211da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  4: Unused */
221da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  5: Unused */
231da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  6: Unused */
241da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  7: Unused */
251da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  8: Unused */
261da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/*  9: Unused */
271da177e4SLinus Torvalds 	{0,	0,	0,	0,	PCID }, /* 10: PIIX4 USB */
281da177e4SLinus Torvalds 	{0,	PCIB,	0,	0,	0 },	/* 11: AMD 79C973 Ethernet */
291da177e4SLinus Torvalds 	{0,	PCIC,	0,	0,	0 },	/* 12: Crystal 4281 Sound */
301da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 13: Unused */
311da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 14: Unused */
321da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 15: Unused */
331da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 16: Unused */
341da177e4SLinus Torvalds 	{0,	0,	0,	0,	0 },	/* 17: Bonito/SOC-it PCI Bridge*/
351da177e4SLinus Torvalds 	{0,	PCIA,	PCIB,	PCIC,	PCID }, /* 18: PCI Slot 1 */
361da177e4SLinus Torvalds 	{0,	PCIB,	PCIC,	PCID,	PCIA }, /* 19: PCI Slot 2 */
371da177e4SLinus Torvalds 	{0,	PCIC,	PCID,	PCIA,	PCIB }, /* 20: PCI Slot 3 */
381da177e4SLinus Torvalds 	{0,	PCID,	PCIA,	PCIB,	PCIC }	/* 21: PCI Slot 4 */
391da177e4SLinus Torvalds };
401da177e4SLinus Torvalds 
4119df0d11SRalf Baechle int __init pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
421da177e4SLinus Torvalds {
431da177e4SLinus Torvalds 	int virq;
441da177e4SLinus Torvalds 	virq = irq_tab[slot][pin];
451da177e4SLinus Torvalds 	return pci_irq[virq];
461da177e4SLinus Torvalds }
471da177e4SLinus Torvalds 
481da177e4SLinus Torvalds /* Do platform specific device initialization at pci_enable_device() time */
491da177e4SLinus Torvalds int pcibios_plat_dev_init(struct pci_dev *dev)
501da177e4SLinus Torvalds {
511da177e4SLinus Torvalds 	return 0;
521da177e4SLinus Torvalds }
531da177e4SLinus Torvalds 
54fa12b773SPaul Burton static void malta_piix_func3_base_fixup(struct pci_dev *dev)
55fa12b773SPaul Burton {
56fa12b773SPaul Burton 	/* Set a sane PM I/O base address */
57fa12b773SPaul Burton 	pci_write_config_word(dev, PIIX4_FUNC3_PMBA, 0x1000);
58fa12b773SPaul Burton 
59fa12b773SPaul Burton 	/* Enable access to the PM I/O region */
60fa12b773SPaul Burton 	pci_write_config_byte(dev, PIIX4_FUNC3_PMREGMISC,
61fa12b773SPaul Burton 			      PIIX4_FUNC3_PMREGMISC_EN);
62fa12b773SPaul Burton }
63fa12b773SPaul Burton 
64fa12b773SPaul Burton DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
65fa12b773SPaul Burton 			malta_piix_func3_base_fixup);
66fa12b773SPaul Burton 
6728eb0e46SGreg Kroah-Hartman static void malta_piix_func0_fixup(struct pci_dev *pdev)
681da177e4SLinus Torvalds {
691da177e4SLinus Torvalds 	unsigned char reg_val;
70ae0d7cbcSPaul Burton 	u32 reg_val32;
71*9e53481eSPaul Burton 	u16 reg_val16;
7270002f76SDeng-Cheng Zhu 	/* PIIX PIRQC[A:D] irq mappings */
7370002f76SDeng-Cheng Zhu 	static int piixirqmap[PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MAX] = {
741da177e4SLinus Torvalds 		0,  0,	0,  3,
751da177e4SLinus Torvalds 		4,  5,	6,  7,
761da177e4SLinus Torvalds 		0,  9, 10, 11,
771da177e4SLinus Torvalds 		12, 0, 14, 15
781da177e4SLinus Torvalds 	};
791da177e4SLinus Torvalds 	int i;
801da177e4SLinus Torvalds 
811da177e4SLinus Torvalds 	/* Interrogate PIIX4 to get PCI IRQ mapping */
821da177e4SLinus Torvalds 	for (i = 0; i <= 3; i++) {
8370002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC0_PIRQRC+i, &reg_val);
8470002f76SDeng-Cheng Zhu 		if (reg_val & PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_DISABLE)
851da177e4SLinus Torvalds 			pci_irq[PCIA+i] = 0;	/* Disabled */
861da177e4SLinus Torvalds 		else
8770002f76SDeng-Cheng Zhu 			pci_irq[PCIA+i] = piixirqmap[reg_val &
8870002f76SDeng-Cheng Zhu 				PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MASK];
891da177e4SLinus Torvalds 	}
901da177e4SLinus Torvalds 
911da177e4SLinus Torvalds 	/* Done by YAMON 2.00 onwards */
921da177e4SLinus Torvalds 	if (PCI_SLOT(pdev->devfn) == 10) {
931da177e4SLinus Torvalds 		/*
941da177e4SLinus Torvalds 		 * Set top of main memory accessible by ISA or DMA
951da177e4SLinus Torvalds 		 * devices to 16 Mb.
961da177e4SLinus Torvalds 		 */
9770002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC0_TOM, &reg_val);
9870002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC0_TOM, reg_val |
9970002f76SDeng-Cheng Zhu 				PIIX4_FUNC0_TOM_TOP_OF_MEMORY_MASK);
1001da177e4SLinus Torvalds 	}
101ae0d7cbcSPaul Burton 
102ae0d7cbcSPaul Burton 	/* Mux SERIRQ to its pin */
103ae0d7cbcSPaul Burton 	pci_read_config_dword(pdev, PIIX4_FUNC0_GENCFG, &reg_val32);
104ae0d7cbcSPaul Burton 	pci_write_config_dword(pdev, PIIX4_FUNC0_GENCFG,
105ae0d7cbcSPaul Burton 			       reg_val32 | PIIX4_FUNC0_GENCFG_SERIRQ);
106ae0d7cbcSPaul Burton 
107ae0d7cbcSPaul Burton 	/* Enable SERIRQ */
108ae0d7cbcSPaul Burton 	pci_read_config_byte(pdev, PIIX4_FUNC0_SERIRQC, &reg_val);
109ae0d7cbcSPaul Burton 	reg_val |= PIIX4_FUNC0_SERIRQC_EN | PIIX4_FUNC0_SERIRQC_CONT;
110ae0d7cbcSPaul Burton 	pci_write_config_byte(pdev, PIIX4_FUNC0_SERIRQC, reg_val);
111*9e53481eSPaul Burton 
112*9e53481eSPaul Burton 	/* Enable response to special cycles */
113*9e53481eSPaul Burton 	pci_read_config_word(pdev, PCI_COMMAND, &reg_val16);
114*9e53481eSPaul Burton 	pci_write_config_word(pdev, PCI_COMMAND,
115*9e53481eSPaul Burton 			      reg_val16 | PCI_COMMAND_SPECIAL);
1161da177e4SLinus Torvalds }
1171da177e4SLinus Torvalds 
1181da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
1191da177e4SLinus Torvalds 	 malta_piix_func0_fixup);
1201da177e4SLinus Torvalds 
12128eb0e46SGreg Kroah-Hartman static void malta_piix_func1_fixup(struct pci_dev *pdev)
1221da177e4SLinus Torvalds {
1231da177e4SLinus Torvalds 	unsigned char reg_val;
1241da177e4SLinus Torvalds 
1251da177e4SLinus Torvalds 	/* Done by YAMON 2.02 onwards */
1261da177e4SLinus Torvalds 	if (PCI_SLOT(pdev->devfn) == 10) {
1271da177e4SLinus Torvalds 		/*
1281da177e4SLinus Torvalds 		 * IDE Decode enable.
1291da177e4SLinus Torvalds 		 */
13070002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
13170002f76SDeng-Cheng Zhu 			&reg_val);
13270002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
13370002f76SDeng-Cheng Zhu 			reg_val|PIIX4_FUNC1_IDETIM_PRIMARY_HI_IDE_DECODE_EN);
13470002f76SDeng-Cheng Zhu 		pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
13570002f76SDeng-Cheng Zhu 			&reg_val);
13670002f76SDeng-Cheng Zhu 		pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
13770002f76SDeng-Cheng Zhu 			reg_val|PIIX4_FUNC1_IDETIM_SECONDARY_HI_IDE_DECODE_EN);
1381da177e4SLinus Torvalds 	}
1391da177e4SLinus Torvalds }
1401da177e4SLinus Torvalds 
1411da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB,
1421da177e4SLinus Torvalds 	 malta_piix_func1_fixup);
143497e5ff0SRalf Baechle 
144497e5ff0SRalf Baechle /* Enable PCI 2.1 compatibility in PIIX4 */
14528eb0e46SGreg Kroah-Hartman static void quirk_dlcsetup(struct pci_dev *dev)
146497e5ff0SRalf Baechle {
147497e5ff0SRalf Baechle 	u8 odlc, ndlc;
148497e5ff0SRalf Baechle 
14970002f76SDeng-Cheng Zhu 	(void) pci_read_config_byte(dev, PIIX4_FUNC0_DLC, &odlc);
150497e5ff0SRalf Baechle 	/* Enable passive releases and delayed transaction */
15170002f76SDeng-Cheng Zhu 	ndlc = odlc | PIIX4_FUNC0_DLC_USBPR_EN |
15270002f76SDeng-Cheng Zhu 		      PIIX4_FUNC0_DLC_PASSIVE_RELEASE_EN |
15370002f76SDeng-Cheng Zhu 		      PIIX4_FUNC0_DLC_DELAYED_TRANSACTION_EN;
15470002f76SDeng-Cheng Zhu 	(void) pci_write_config_byte(dev, PIIX4_FUNC0_DLC, ndlc);
155497e5ff0SRalf Baechle }
156497e5ff0SRalf Baechle 
157497e5ff0SRalf Baechle DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
158497e5ff0SRalf Baechle 	quirk_dlcsetup);
159