xref: /openbmc/linux/arch/mips/mti-malta/malta-int.c (revision ead5d1f4d877e92c051e1a1ade623d0d30e71619)
1315806cbSRalf Baechle /*
25792bf64SSteven J. Hill  * This file is subject to the terms and conditions of the GNU General Public
35792bf64SSteven J. Hill  * License.  See the file "COPYING" in the main directory of this archive
45792bf64SSteven J. Hill  * for more details.
55792bf64SSteven J. Hill  *
6315806cbSRalf Baechle  * Carsten Langgaard, carstenl@mips.com
7315806cbSRalf Baechle  * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
8315806cbSRalf Baechle  * Copyright (C) 2001 Ralf Baechle
91336113aSDeng-Cheng Zhu  * Copyright (C) 2013 Imagination Technologies Ltd.
10315806cbSRalf Baechle  *
11315806cbSRalf Baechle  * Routines for generic manipulation of the interrupts found on the MIPS
125792bf64SSteven J. Hill  * Malta board. The interrupt controller is located in the South Bridge
135792bf64SSteven J. Hill  * a PIIX4 device with two internal 82C95 interrupt controllers.
14315806cbSRalf Baechle  */
15315806cbSRalf Baechle #include <linux/init.h>
16315806cbSRalf Baechle #include <linux/irq.h>
1738ec82feSPaul Burton #include <linux/irqchip.h>
18315806cbSRalf Baechle #include <linux/sched.h>
19631330f5SRalf Baechle #include <linux/smp.h>
20315806cbSRalf Baechle #include <linux/interrupt.h>
21315806cbSRalf Baechle #include <linux/io.h>
2238ec82feSPaul Burton #include <linux/of_irq.h>
23315806cbSRalf Baechle #include <linux/kernel_stat.h>
24315806cbSRalf Baechle #include <linux/kernel.h>
25315806cbSRalf Baechle #include <linux/random.h>
26315806cbSRalf Baechle 
27315806cbSRalf Baechle #include <asm/traps.h>
28315806cbSRalf Baechle #include <asm/i8259.h>
29315806cbSRalf Baechle #include <asm/irq_cpu.h>
30315806cbSRalf Baechle #include <asm/irq_regs.h>
31315806cbSRalf Baechle #include <asm/mips-boards/malta.h>
32315806cbSRalf Baechle #include <asm/mips-boards/maltaint.h>
3372eb2995SPaul Burton #include <asm/mips-cps.h>
34315806cbSRalf Baechle #include <asm/gt64120.h>
35315806cbSRalf Baechle #include <asm/mips-boards/generic.h>
36315806cbSRalf Baechle #include <asm/mips-boards/msc01_pci.h>
37315806cbSRalf Baechle #include <asm/msc01_ic.h>
38b81947c6SDavid Howells #include <asm/setup.h>
391336113aSDeng-Cheng Zhu #include <asm/rtlx.h>
40315806cbSRalf Baechle 
mips_pcibios_iack(void)41315806cbSRalf Baechle static inline int mips_pcibios_iack(void)
42315806cbSRalf Baechle {
43315806cbSRalf Baechle 	int irq;
44315806cbSRalf Baechle 
45315806cbSRalf Baechle 	/*
46315806cbSRalf Baechle 	 * Determine highest priority pending interrupt by performing
47315806cbSRalf Baechle 	 * a PCI Interrupt Acknowledge cycle.
48315806cbSRalf Baechle 	 */
49315806cbSRalf Baechle 	switch (mips_revision_sconid) {
50315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCIT:
51315806cbSRalf Baechle 	case MIPS_REVISION_SCON_ROCIT:
52315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSC:
53315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSCP:
54315806cbSRalf Baechle 		MSC_READ(MSC01_PCI_IACK, irq);
55315806cbSRalf Baechle 		irq &= 0xff;
56315806cbSRalf Baechle 		break;
57315806cbSRalf Baechle 	case MIPS_REVISION_SCON_GT64120:
58315806cbSRalf Baechle 		irq = GT_READ(GT_PCI0_IACK_OFS);
59315806cbSRalf Baechle 		irq &= 0xff;
60315806cbSRalf Baechle 		break;
61315806cbSRalf Baechle 	case MIPS_REVISION_SCON_BONITO:
62315806cbSRalf Baechle 		/* The following will generate a PCI IACK cycle on the
63315806cbSRalf Baechle 		 * Bonito controller. It's a little bit kludgy, but it
64315806cbSRalf Baechle 		 * was the easiest way to implement it in hardware at
65315806cbSRalf Baechle 		 * the given time.
66315806cbSRalf Baechle 		 */
67315806cbSRalf Baechle 		BONITO_PCIMAP_CFG = 0x20000;
68315806cbSRalf Baechle 
69315806cbSRalf Baechle 		/* Flush Bonito register block */
706be63bbbSRalf Baechle 		(void) BONITO_PCIMAP_CFG;
71315806cbSRalf Baechle 		iob();	  /* sync */
72315806cbSRalf Baechle 
73accfd35aSChris Dearman 		irq = __raw_readl((u32 *)_pcictrl_bonito_pcicfg);
74315806cbSRalf Baechle 		iob();	  /* sync */
75315806cbSRalf Baechle 		irq &= 0xff;
76315806cbSRalf Baechle 		BONITO_PCIMAP_CFG = 0;
77315806cbSRalf Baechle 		break;
78315806cbSRalf Baechle 	default:
795792bf64SSteven J. Hill 		pr_emerg("Unknown system controller.\n");
80315806cbSRalf Baechle 		return -1;
81315806cbSRalf Baechle 	}
82315806cbSRalf Baechle 	return irq;
83315806cbSRalf Baechle }
84315806cbSRalf Baechle 
corehi_irqdispatch(void)85315806cbSRalf Baechle static void corehi_irqdispatch(void)
86315806cbSRalf Baechle {
87315806cbSRalf Baechle 	unsigned int intedge, intsteer, pcicmd, pcibadaddr;
88315806cbSRalf Baechle 	unsigned int pcimstat, intisr, inten, intpol;
89315806cbSRalf Baechle 	unsigned int intrcause, datalo, datahi;
90315806cbSRalf Baechle 	struct pt_regs *regs = get_irq_regs();
91315806cbSRalf Baechle 
925792bf64SSteven J. Hill 	pr_emerg("CoreHI interrupt, shouldn't happen, we die here!\n");
935792bf64SSteven J. Hill 	pr_emerg("epc	 : %08lx\nStatus: %08lx\n"
94315806cbSRalf Baechle 		 "Cause : %08lx\nbadVaddr : %08lx\n",
95315806cbSRalf Baechle 		 regs->cp0_epc, regs->cp0_status,
96315806cbSRalf Baechle 		 regs->cp0_cause, regs->cp0_badvaddr);
97315806cbSRalf Baechle 
98315806cbSRalf Baechle 	/* Read all the registers and then print them as there is a
99315806cbSRalf Baechle 	   problem with interspersed printk's upsetting the Bonito controller.
100315806cbSRalf Baechle 	   Do it for the others too.
101315806cbSRalf Baechle 	*/
102315806cbSRalf Baechle 
103315806cbSRalf Baechle 	switch (mips_revision_sconid) {
104315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCIT:
105315806cbSRalf Baechle 	case MIPS_REVISION_SCON_ROCIT:
106315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSC:
107315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSCP:
108315806cbSRalf Baechle 		ll_msc_irq();
109315806cbSRalf Baechle 		break;
110315806cbSRalf Baechle 	case MIPS_REVISION_SCON_GT64120:
111315806cbSRalf Baechle 		intrcause = GT_READ(GT_INTRCAUSE_OFS);
112315806cbSRalf Baechle 		datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
113315806cbSRalf Baechle 		datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
1145792bf64SSteven J. Hill 		pr_emerg("GT_INTRCAUSE = %08x\n", intrcause);
1155792bf64SSteven J. Hill 		pr_emerg("GT_CPUERR_ADDR = %02x%08x\n",
116315806cbSRalf Baechle 				datahi, datalo);
117315806cbSRalf Baechle 		break;
118315806cbSRalf Baechle 	case MIPS_REVISION_SCON_BONITO:
119315806cbSRalf Baechle 		pcibadaddr = BONITO_PCIBADADDR;
120315806cbSRalf Baechle 		pcimstat = BONITO_PCIMSTAT;
121315806cbSRalf Baechle 		intisr = BONITO_INTISR;
122315806cbSRalf Baechle 		inten = BONITO_INTEN;
123315806cbSRalf Baechle 		intpol = BONITO_INTPOL;
124315806cbSRalf Baechle 		intedge = BONITO_INTEDGE;
125315806cbSRalf Baechle 		intsteer = BONITO_INTSTEER;
126315806cbSRalf Baechle 		pcicmd = BONITO_PCICMD;
1275792bf64SSteven J. Hill 		pr_emerg("BONITO_INTISR = %08x\n", intisr);
1285792bf64SSteven J. Hill 		pr_emerg("BONITO_INTEN = %08x\n", inten);
1295792bf64SSteven J. Hill 		pr_emerg("BONITO_INTPOL = %08x\n", intpol);
1305792bf64SSteven J. Hill 		pr_emerg("BONITO_INTEDGE = %08x\n", intedge);
1315792bf64SSteven J. Hill 		pr_emerg("BONITO_INTSTEER = %08x\n", intsteer);
1325792bf64SSteven J. Hill 		pr_emerg("BONITO_PCICMD = %08x\n", pcicmd);
1335792bf64SSteven J. Hill 		pr_emerg("BONITO_PCIBADADDR = %08x\n", pcibadaddr);
1345792bf64SSteven J. Hill 		pr_emerg("BONITO_PCIMSTAT = %08x\n", pcimstat);
135315806cbSRalf Baechle 		break;
136315806cbSRalf Baechle 	}
137315806cbSRalf Baechle 
138315806cbSRalf Baechle 	die("CoreHi interrupt", regs);
139315806cbSRalf Baechle }
140315806cbSRalf Baechle 
corehi_handler(int irq,void * dev_id)14118743d27SAndrew Bresticker static irqreturn_t corehi_handler(int irq, void *dev_id)
14218743d27SAndrew Bresticker {
14318743d27SAndrew Bresticker 	corehi_irqdispatch();
14418743d27SAndrew Bresticker 	return IRQ_HANDLED;
14518743d27SAndrew Bresticker }
14618743d27SAndrew Bresticker 
1475792bf64SSteven J. Hill static msc_irqmap_t msc_irqmap[] __initdata = {
148315806cbSRalf Baechle 	{MSC01C_INT_TMR,		MSC01_IRQ_EDGE, 0},
149315806cbSRalf Baechle 	{MSC01C_INT_PCI,		MSC01_IRQ_LEVEL, 0},
150315806cbSRalf Baechle };
1515792bf64SSteven J. Hill static int msc_nr_irqs __initdata = ARRAY_SIZE(msc_irqmap);
152315806cbSRalf Baechle 
1535792bf64SSteven J. Hill static msc_irqmap_t msc_eicirqmap[] __initdata = {
154315806cbSRalf Baechle 	{MSC01E_INT_SW0,		MSC01_IRQ_LEVEL, 0},
155315806cbSRalf Baechle 	{MSC01E_INT_SW1,		MSC01_IRQ_LEVEL, 0},
156315806cbSRalf Baechle 	{MSC01E_INT_I8259A,		MSC01_IRQ_LEVEL, 0},
157315806cbSRalf Baechle 	{MSC01E_INT_SMI,		MSC01_IRQ_LEVEL, 0},
158315806cbSRalf Baechle 	{MSC01E_INT_COREHI,		MSC01_IRQ_LEVEL, 0},
159315806cbSRalf Baechle 	{MSC01E_INT_CORELO,		MSC01_IRQ_LEVEL, 0},
160315806cbSRalf Baechle 	{MSC01E_INT_TMR,		MSC01_IRQ_EDGE, 0},
161315806cbSRalf Baechle 	{MSC01E_INT_PCI,		MSC01_IRQ_LEVEL, 0},
162315806cbSRalf Baechle 	{MSC01E_INT_PERFCTR,		MSC01_IRQ_LEVEL, 0},
163315806cbSRalf Baechle 	{MSC01E_INT_CPUCTR,		MSC01_IRQ_LEVEL, 0}
164315806cbSRalf Baechle };
165315806cbSRalf Baechle 
1665792bf64SSteven J. Hill static int msc_nr_eicirqs __initdata = ARRAY_SIZE(msc_eicirqmap);
167315806cbSRalf Baechle 
arch_init_irq(void)168315806cbSRalf Baechle void __init arch_init_irq(void)
169315806cbSRalf Baechle {
17038ec82feSPaul Burton 	int corehi_irq;
17118743d27SAndrew Bresticker 
1729eec1c01SMatt Redfearn 	/*
1739eec1c01SMatt Redfearn 	 * Preallocate the i8259's expected virq's here. Since irqchip_init()
1749eec1c01SMatt Redfearn 	 * will probe the irqchips in hierarchial order, i8259 is probed last.
1759eec1c01SMatt Redfearn 	 * If anything allocates a virq before the i8259 is probed, it will
1769eec1c01SMatt Redfearn 	 * be given one of the i8259's expected range and consequently setup
1779eec1c01SMatt Redfearn 	 * of the i8259 will fail.
1789eec1c01SMatt Redfearn 	 */
1799eec1c01SMatt Redfearn 	WARN(irq_alloc_descs(I8259A_IRQ_BASE, I8259A_IRQ_BASE,
1809eec1c01SMatt Redfearn 			    16, numa_node_id()) < 0,
1819eec1c01SMatt Redfearn 		"Cannot reserve i8259 virqs at IRQ%d\n", I8259A_IRQ_BASE);
1829eec1c01SMatt Redfearn 
18338ec82feSPaul Burton 	i8259_set_poll(mips_pcibios_iack);
18438ec82feSPaul Burton 	irqchip_init();
185315806cbSRalf Baechle 
186315806cbSRalf Baechle 	switch (mips_revision_sconid) {
187315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCIT:
188315806cbSRalf Baechle 	case MIPS_REVISION_SCON_ROCIT:
189315806cbSRalf Baechle 		if (cpu_has_veic)
190315806cbSRalf Baechle 			init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
191315806cbSRalf Baechle 					MSC01E_INT_BASE, msc_eicirqmap,
192315806cbSRalf Baechle 					msc_nr_eicirqs);
193315806cbSRalf Baechle 		else
194315806cbSRalf Baechle 			init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
195315806cbSRalf Baechle 					MSC01C_INT_BASE, msc_irqmap,
196315806cbSRalf Baechle 					msc_nr_irqs);
197315806cbSRalf Baechle 		break;
198315806cbSRalf Baechle 
199315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSC:
200315806cbSRalf Baechle 	case MIPS_REVISION_SCON_SOCITSCP:
201315806cbSRalf Baechle 		if (cpu_has_veic)
202315806cbSRalf Baechle 			init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
203315806cbSRalf Baechle 					MSC01E_INT_BASE, msc_eicirqmap,
204315806cbSRalf Baechle 					msc_nr_eicirqs);
205315806cbSRalf Baechle 		else
206315806cbSRalf Baechle 			init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
207315806cbSRalf Baechle 					MSC01C_INT_BASE, msc_irqmap,
208315806cbSRalf Baechle 					msc_nr_irqs);
209315806cbSRalf Baechle 	}
210315806cbSRalf Baechle 
21172eb2995SPaul Burton 	if (mips_gic_present()) {
21218743d27SAndrew Bresticker 		corehi_irq = MIPS_CPU_IRQ_BASE + MIPSCPU_INT_COREHI;
2131eed4004SPaul Burton 	} else if (cpu_has_veic) {
2141eed4004SPaul Burton 		set_vi_handler(MSC01E_INT_COREHI, corehi_irqdispatch);
21518743d27SAndrew Bresticker 		corehi_irq = MSC01E_INT_BASE + MSC01E_INT_COREHI;
21618743d27SAndrew Bresticker 	} else {
21718743d27SAndrew Bresticker 		corehi_irq = MIPS_CPU_IRQ_BASE + MIPSCPU_INT_COREHI;
218315806cbSRalf Baechle 	}
219315806cbSRalf Baechle 
220*ac8fd122Safzal mohammed 	if (request_irq(corehi_irq, corehi_handler, IRQF_NO_THREAD, "CoreHi",
221*ac8fd122Safzal mohammed 			NULL))
222*ac8fd122Safzal mohammed 		pr_err("Failed to request irq %d (CoreHi)\n", corehi_irq);
22318743d27SAndrew Bresticker }
224