xref: /openbmc/linux/arch/mips/math-emu/dsemul.c (revision 333d1f6794b341df11f286f5dca123c6dc64a770)
11da177e4SLinus Torvalds #include <linux/compiler.h>
21da177e4SLinus Torvalds #include <linux/mm.h>
31da177e4SLinus Torvalds #include <linux/signal.h>
41da177e4SLinus Torvalds #include <linux/smp.h>
51da177e4SLinus Torvalds #include <linux/smp_lock.h>
61da177e4SLinus Torvalds 
71da177e4SLinus Torvalds #include <asm/asm.h>
81da177e4SLinus Torvalds #include <asm/bootinfo.h>
91da177e4SLinus Torvalds #include <asm/byteorder.h>
101da177e4SLinus Torvalds #include <asm/cpu.h>
111da177e4SLinus Torvalds #include <asm/inst.h>
121da177e4SLinus Torvalds #include <asm/processor.h>
131da177e4SLinus Torvalds #include <asm/uaccess.h>
141da177e4SLinus Torvalds #include <asm/branch.h>
151da177e4SLinus Torvalds #include <asm/mipsregs.h>
161da177e4SLinus Torvalds #include <asm/system.h>
171da177e4SLinus Torvalds #include <asm/cacheflush.h>
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds #include <asm/fpu_emulator.h>
201da177e4SLinus Torvalds 
211da177e4SLinus Torvalds #include "ieee754.h"
221da177e4SLinus Torvalds #include "dsemul.h"
231da177e4SLinus Torvalds 
241da177e4SLinus Torvalds /* Strap kernel emulator for full MIPS IV emulation */
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds #ifdef __mips
271da177e4SLinus Torvalds #undef __mips
281da177e4SLinus Torvalds #endif
291da177e4SLinus Torvalds #define __mips 4
301da177e4SLinus Torvalds 
311da177e4SLinus Torvalds /*
321da177e4SLinus Torvalds  * Emulate the arbritrary instruction ir at xcp->cp0_epc.  Required when
331da177e4SLinus Torvalds  * we have to emulate the instruction in a COP1 branch delay slot.  Do
341da177e4SLinus Torvalds  * not change cp0_epc due to the instruction
351da177e4SLinus Torvalds  *
361da177e4SLinus Torvalds  * According to the spec:
371da177e4SLinus Torvalds  * 1) it shouldnt be a branch :-)
381da177e4SLinus Torvalds  * 2) it can be a COP instruction :-(
391da177e4SLinus Torvalds  * 3) if we are tring to run a protected memory space we must take
401da177e4SLinus Torvalds  *    special care on memory access instructions :-(
411da177e4SLinus Torvalds  */
421da177e4SLinus Torvalds 
431da177e4SLinus Torvalds /*
441da177e4SLinus Torvalds  * "Trampoline" return routine to catch exception following
451da177e4SLinus Torvalds  *  execution of delay-slot instruction execution.
461da177e4SLinus Torvalds  */
471da177e4SLinus Torvalds 
481da177e4SLinus Torvalds struct emuframe {
491da177e4SLinus Torvalds 	mips_instruction	emul;
501da177e4SLinus Torvalds 	mips_instruction	badinst;
511da177e4SLinus Torvalds 	mips_instruction	cookie;
52*333d1f67SRalf Baechle 	unsigned long		epc;
531da177e4SLinus Torvalds };
541da177e4SLinus Torvalds 
55*333d1f67SRalf Baechle int mips_dsemul(struct pt_regs *regs, mips_instruction ir, unsigned long cpc)
561da177e4SLinus Torvalds {
571da177e4SLinus Torvalds 	extern asmlinkage void handle_dsemulret(void);
581da177e4SLinus Torvalds 	mips_instruction *dsemul_insns;
591da177e4SLinus Torvalds 	struct emuframe *fr;
601da177e4SLinus Torvalds 	int err;
611da177e4SLinus Torvalds 
621da177e4SLinus Torvalds 	if (ir == 0) {		/* a nop is easy */
631da177e4SLinus Torvalds 		regs->cp0_epc = cpc;
641da177e4SLinus Torvalds 		regs->cp0_cause &= ~CAUSEF_BD;
651da177e4SLinus Torvalds 		return 0;
661da177e4SLinus Torvalds 	}
671da177e4SLinus Torvalds #ifdef DSEMUL_TRACE
681da177e4SLinus Torvalds 	printk("dsemul %lx %lx\n", regs->cp0_epc, cpc);
691da177e4SLinus Torvalds 
701da177e4SLinus Torvalds #endif
711da177e4SLinus Torvalds 
721da177e4SLinus Torvalds 	/*
731da177e4SLinus Torvalds 	 * The strategy is to push the instruction onto the user stack
741da177e4SLinus Torvalds 	 * and put a trap after it which we can catch and jump to
751da177e4SLinus Torvalds 	 * the required address any alternative apart from full
761da177e4SLinus Torvalds 	 * instruction emulation!!.
771da177e4SLinus Torvalds 	 *
781da177e4SLinus Torvalds 	 * Algorithmics used a system call instruction, and
791da177e4SLinus Torvalds 	 * borrowed that vector.  MIPS/Linux version is a bit
801da177e4SLinus Torvalds 	 * more heavyweight in the interests of portability and
811da177e4SLinus Torvalds 	 * multiprocessor support.  For Linux we generate a
821da177e4SLinus Torvalds 	 * an unaligned access and force an address error exception.
831da177e4SLinus Torvalds 	 *
841da177e4SLinus Torvalds 	 * For embedded systems (stand-alone) we prefer to use a
851da177e4SLinus Torvalds 	 * non-existing CP1 instruction. This prevents us from emulating
861da177e4SLinus Torvalds 	 * branches, but gives us a cleaner interface to the exception
871da177e4SLinus Torvalds 	 * handler (single entry point).
881da177e4SLinus Torvalds 	 */
891da177e4SLinus Torvalds 
901da177e4SLinus Torvalds 	/* Ensure that the two instructions are in the same cache line */
91*333d1f67SRalf Baechle 	dsemul_insns = (mips_instruction *) ((regs->regs[29] - sizeof(struct emuframe)) & ~0x7);
921da177e4SLinus Torvalds 	fr = (struct emuframe *) dsemul_insns;
931da177e4SLinus Torvalds 
941da177e4SLinus Torvalds 	/* Verify that the stack pointer is not competely insane */
951da177e4SLinus Torvalds 	if (unlikely(!access_ok(VERIFY_WRITE, fr, sizeof(struct emuframe))))
961da177e4SLinus Torvalds 		return SIGBUS;
971da177e4SLinus Torvalds 
981da177e4SLinus Torvalds 	err = __put_user(ir, &fr->emul);
991da177e4SLinus Torvalds 	err |= __put_user((mips_instruction)BADINST, &fr->badinst);
1001da177e4SLinus Torvalds 	err |= __put_user((mips_instruction)BD_COOKIE, &fr->cookie);
1011da177e4SLinus Torvalds 	err |= __put_user(cpc, &fr->epc);
1021da177e4SLinus Torvalds 
1031da177e4SLinus Torvalds 	if (unlikely(err)) {
1041da177e4SLinus Torvalds 		fpuemuprivate.stats.errors++;
1051da177e4SLinus Torvalds 		return SIGBUS;
1061da177e4SLinus Torvalds 	}
1071da177e4SLinus Torvalds 
108*333d1f67SRalf Baechle 	regs->cp0_epc = (unsigned long) &fr->emul;
1091da177e4SLinus Torvalds 
1101da177e4SLinus Torvalds 	flush_cache_sigtramp((unsigned long)&fr->badinst);
1111da177e4SLinus Torvalds 
1121da177e4SLinus Torvalds 	return SIGILL;		/* force out of emulation loop */
1131da177e4SLinus Torvalds }
1141da177e4SLinus Torvalds 
1151da177e4SLinus Torvalds int do_dsemulret(struct pt_regs *xcp)
1161da177e4SLinus Torvalds {
1171da177e4SLinus Torvalds 	struct emuframe *fr;
118*333d1f67SRalf Baechle 	unsigned long epc;
1191da177e4SLinus Torvalds 	u32 insn, cookie;
1201da177e4SLinus Torvalds 	int err = 0;
1211da177e4SLinus Torvalds 
1221da177e4SLinus Torvalds 	fr = (struct emuframe *) (xcp->cp0_epc - sizeof(mips_instruction));
1231da177e4SLinus Torvalds 
1241da177e4SLinus Torvalds 	/*
1251da177e4SLinus Torvalds 	 * If we can't even access the area, something is very wrong, but we'll
1261da177e4SLinus Torvalds 	 * leave that to the default handling
1271da177e4SLinus Torvalds 	 */
1281da177e4SLinus Torvalds 	if (!access_ok(VERIFY_READ, fr, sizeof(struct emuframe)))
1291da177e4SLinus Torvalds 		return 0;
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds 	/*
1321da177e4SLinus Torvalds 	 * Do some sanity checking on the stackframe:
1331da177e4SLinus Torvalds 	 *
1341da177e4SLinus Torvalds 	 *  - Is the instruction pointed to by the EPC an BADINST?
1351da177e4SLinus Torvalds 	 *  - Is the following memory word the BD_COOKIE?
1361da177e4SLinus Torvalds 	 */
1371da177e4SLinus Torvalds 	err = __get_user(insn, &fr->badinst);
1381da177e4SLinus Torvalds 	err |= __get_user(cookie, &fr->cookie);
1391da177e4SLinus Torvalds 
1401da177e4SLinus Torvalds 	if (unlikely(err || (insn != BADINST) || (cookie != BD_COOKIE))) {
1411da177e4SLinus Torvalds 		fpuemuprivate.stats.errors++;
1421da177e4SLinus Torvalds 		return 0;
1431da177e4SLinus Torvalds 	}
1441da177e4SLinus Torvalds 
1451da177e4SLinus Torvalds 	/*
1461da177e4SLinus Torvalds 	 * At this point, we are satisfied that it's a BD emulation trap.  Yes,
1471da177e4SLinus Torvalds 	 * a user might have deliberately put two malformed and useless
1481da177e4SLinus Torvalds 	 * instructions in a row in his program, in which case he's in for a
1491da177e4SLinus Torvalds 	 * nasty surprise - the next instruction will be treated as a
1501da177e4SLinus Torvalds 	 * continuation address!  Alas, this seems to be the only way that we
1511da177e4SLinus Torvalds 	 * can handle signals, recursion, and longjmps() in the context of
1521da177e4SLinus Torvalds 	 * emulating the branch delay instruction.
1531da177e4SLinus Torvalds 	 */
1541da177e4SLinus Torvalds 
1551da177e4SLinus Torvalds #ifdef DSEMUL_TRACE
1561da177e4SLinus Torvalds 	printk("dsemulret\n");
1571da177e4SLinus Torvalds #endif
1581da177e4SLinus Torvalds 	if (__get_user(epc, &fr->epc)) {		/* Saved EPC */
1591da177e4SLinus Torvalds 		/* This is not a good situation to be in */
1601da177e4SLinus Torvalds 		force_sig(SIGBUS, current);
1611da177e4SLinus Torvalds 
1621da177e4SLinus Torvalds 		return 0;
1631da177e4SLinus Torvalds 	}
1641da177e4SLinus Torvalds 
1651da177e4SLinus Torvalds 	/* Set EPC to return to post-branch instruction */
1661da177e4SLinus Torvalds 	xcp->cp0_epc = epc;
1671da177e4SLinus Torvalds 
1681da177e4SLinus Torvalds 	return 1;
1691da177e4SLinus Torvalds }
170