1dfec1a82SJohn Crispin /* 2dfec1a82SJohn Crispin * This program is free software; you can redistribute it and/or modify it 3dfec1a82SJohn Crispin * under the terms of the GNU General Public License version 2 as published 4dfec1a82SJohn Crispin * by the Free Software Foundation. 5dfec1a82SJohn Crispin * 6dfec1a82SJohn Crispin * This program is distributed in the hope that it will be useful, 7dfec1a82SJohn Crispin * but WITHOUT ANY WARRANTY; without even the implied warranty of 8dfec1a82SJohn Crispin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9dfec1a82SJohn Crispin * GNU General Public License for more details. 10dfec1a82SJohn Crispin * 11dfec1a82SJohn Crispin * You should have received a copy of the GNU General Public License 12dfec1a82SJohn Crispin * along with this program; if not, write to the Free Software 13dfec1a82SJohn Crispin * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA. 14dfec1a82SJohn Crispin * 15dfec1a82SJohn Crispin * Copyright (C) 2011 John Crispin <blogic@openwrt.org> 16dfec1a82SJohn Crispin */ 17dfec1a82SJohn Crispin 18dfec1a82SJohn Crispin #include <linux/init.h> 19dfec1a82SJohn Crispin #include <linux/platform_device.h> 20dfec1a82SJohn Crispin #include <linux/io.h> 21dfec1a82SJohn Crispin #include <linux/dma-mapping.h> 22*ddd4eecaSJohn Crispin #include <linux/module.h> 23*ddd4eecaSJohn Crispin #include <linux/clk.h> 24dfec1a82SJohn Crispin 25dfec1a82SJohn Crispin #include <lantiq_soc.h> 26dfec1a82SJohn Crispin #include <xway_dma.h> 27dfec1a82SJohn Crispin 28dfec1a82SJohn Crispin #define LTQ_DMA_CTRL 0x10 29dfec1a82SJohn Crispin #define LTQ_DMA_CPOLL 0x14 30dfec1a82SJohn Crispin #define LTQ_DMA_CS 0x18 31dfec1a82SJohn Crispin #define LTQ_DMA_CCTRL 0x1C 32dfec1a82SJohn Crispin #define LTQ_DMA_CDBA 0x20 33dfec1a82SJohn Crispin #define LTQ_DMA_CDLEN 0x24 34dfec1a82SJohn Crispin #define LTQ_DMA_CIS 0x28 35dfec1a82SJohn Crispin #define LTQ_DMA_CIE 0x2C 36dfec1a82SJohn Crispin #define LTQ_DMA_PS 0x40 37dfec1a82SJohn Crispin #define LTQ_DMA_PCTRL 0x44 38dfec1a82SJohn Crispin #define LTQ_DMA_IRNEN 0xf4 39dfec1a82SJohn Crispin 40dfec1a82SJohn Crispin #define DMA_DESCPT BIT(3) /* descriptor complete irq */ 41dfec1a82SJohn Crispin #define DMA_TX BIT(8) /* TX channel direction */ 42dfec1a82SJohn Crispin #define DMA_CHAN_ON BIT(0) /* channel on / off bit */ 43dfec1a82SJohn Crispin #define DMA_PDEN BIT(6) /* enable packet drop */ 44dfec1a82SJohn Crispin #define DMA_CHAN_RST BIT(1) /* channel on / off bit */ 45dfec1a82SJohn Crispin #define DMA_RESET BIT(0) /* channel on / off bit */ 46dfec1a82SJohn Crispin #define DMA_IRQ_ACK 0x7e /* IRQ status register */ 47dfec1a82SJohn Crispin #define DMA_POLL BIT(31) /* turn on channel polling */ 48dfec1a82SJohn Crispin #define DMA_CLK_DIV4 BIT(6) /* polling clock divider */ 49dfec1a82SJohn Crispin #define DMA_2W_BURST BIT(1) /* 2 word burst length */ 50dfec1a82SJohn Crispin #define DMA_MAX_CHANNEL 20 /* the soc has 20 channels */ 51dfec1a82SJohn Crispin #define DMA_ETOP_ENDIANESS (0xf << 8) /* endianess swap etop channels */ 52dfec1a82SJohn Crispin #define DMA_WEIGHT (BIT(17) | BIT(16)) /* default channel wheight */ 53dfec1a82SJohn Crispin 54dfec1a82SJohn Crispin #define ltq_dma_r32(x) ltq_r32(ltq_dma_membase + (x)) 55dfec1a82SJohn Crispin #define ltq_dma_w32(x, y) ltq_w32(x, ltq_dma_membase + (y)) 56dfec1a82SJohn Crispin #define ltq_dma_w32_mask(x, y, z) ltq_w32_mask(x, y, \ 57dfec1a82SJohn Crispin ltq_dma_membase + (z)) 58dfec1a82SJohn Crispin 59dfec1a82SJohn Crispin static void __iomem *ltq_dma_membase; 60dfec1a82SJohn Crispin 61dfec1a82SJohn Crispin void 62dfec1a82SJohn Crispin ltq_dma_enable_irq(struct ltq_dma_channel *ch) 63dfec1a82SJohn Crispin { 64dfec1a82SJohn Crispin unsigned long flags; 65dfec1a82SJohn Crispin 66dfec1a82SJohn Crispin local_irq_save(flags); 67dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 68dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 69dfec1a82SJohn Crispin local_irq_restore(flags); 70dfec1a82SJohn Crispin } 71dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_enable_irq); 72dfec1a82SJohn Crispin 73dfec1a82SJohn Crispin void 74dfec1a82SJohn Crispin ltq_dma_disable_irq(struct ltq_dma_channel *ch) 75dfec1a82SJohn Crispin { 76dfec1a82SJohn Crispin unsigned long flags; 77dfec1a82SJohn Crispin 78dfec1a82SJohn Crispin local_irq_save(flags); 79dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 80dfec1a82SJohn Crispin ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN); 81dfec1a82SJohn Crispin local_irq_restore(flags); 82dfec1a82SJohn Crispin } 83dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_disable_irq); 84dfec1a82SJohn Crispin 85dfec1a82SJohn Crispin void 86dfec1a82SJohn Crispin ltq_dma_ack_irq(struct ltq_dma_channel *ch) 87dfec1a82SJohn Crispin { 88dfec1a82SJohn Crispin unsigned long flags; 89dfec1a82SJohn Crispin 90dfec1a82SJohn Crispin local_irq_save(flags); 91dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 92dfec1a82SJohn Crispin ltq_dma_w32(DMA_IRQ_ACK, LTQ_DMA_CIS); 93dfec1a82SJohn Crispin local_irq_restore(flags); 94dfec1a82SJohn Crispin } 95dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_ack_irq); 96dfec1a82SJohn Crispin 97dfec1a82SJohn Crispin void 98dfec1a82SJohn Crispin ltq_dma_open(struct ltq_dma_channel *ch) 99dfec1a82SJohn Crispin { 100dfec1a82SJohn Crispin unsigned long flag; 101dfec1a82SJohn Crispin 102dfec1a82SJohn Crispin local_irq_save(flag); 103dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 104dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_ON, LTQ_DMA_CCTRL); 105dfec1a82SJohn Crispin ltq_dma_enable_irq(ch); 106dfec1a82SJohn Crispin local_irq_restore(flag); 107dfec1a82SJohn Crispin } 108dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_open); 109dfec1a82SJohn Crispin 110dfec1a82SJohn Crispin void 111dfec1a82SJohn Crispin ltq_dma_close(struct ltq_dma_channel *ch) 112dfec1a82SJohn Crispin { 113dfec1a82SJohn Crispin unsigned long flag; 114dfec1a82SJohn Crispin 115dfec1a82SJohn Crispin local_irq_save(flag); 116dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 117dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 118dfec1a82SJohn Crispin ltq_dma_disable_irq(ch); 119dfec1a82SJohn Crispin local_irq_restore(flag); 120dfec1a82SJohn Crispin } 121dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_close); 122dfec1a82SJohn Crispin 123dfec1a82SJohn Crispin static void 124dfec1a82SJohn Crispin ltq_dma_alloc(struct ltq_dma_channel *ch) 125dfec1a82SJohn Crispin { 126dfec1a82SJohn Crispin unsigned long flags; 127dfec1a82SJohn Crispin 128dfec1a82SJohn Crispin ch->desc = 0; 129dfec1a82SJohn Crispin ch->desc_base = dma_alloc_coherent(NULL, 130dfec1a82SJohn Crispin LTQ_DESC_NUM * LTQ_DESC_SIZE, 131dfec1a82SJohn Crispin &ch->phys, GFP_ATOMIC); 132dfec1a82SJohn Crispin memset(ch->desc_base, 0, LTQ_DESC_NUM * LTQ_DESC_SIZE); 133dfec1a82SJohn Crispin 134dfec1a82SJohn Crispin local_irq_save(flags); 135dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 136dfec1a82SJohn Crispin ltq_dma_w32(ch->phys, LTQ_DMA_CDBA); 137dfec1a82SJohn Crispin ltq_dma_w32(LTQ_DESC_NUM, LTQ_DMA_CDLEN); 138dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 139dfec1a82SJohn Crispin wmb(); 140dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_RST, LTQ_DMA_CCTRL); 141dfec1a82SJohn Crispin while (ltq_dma_r32(LTQ_DMA_CCTRL) & DMA_CHAN_RST) 142dfec1a82SJohn Crispin ; 143dfec1a82SJohn Crispin local_irq_restore(flags); 144dfec1a82SJohn Crispin } 145dfec1a82SJohn Crispin 146dfec1a82SJohn Crispin void 147dfec1a82SJohn Crispin ltq_dma_alloc_tx(struct ltq_dma_channel *ch) 148dfec1a82SJohn Crispin { 149dfec1a82SJohn Crispin unsigned long flags; 150dfec1a82SJohn Crispin 151dfec1a82SJohn Crispin ltq_dma_alloc(ch); 152dfec1a82SJohn Crispin 153dfec1a82SJohn Crispin local_irq_save(flags); 154dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 155dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 156dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT | DMA_TX, LTQ_DMA_CCTRL); 157dfec1a82SJohn Crispin local_irq_restore(flags); 158dfec1a82SJohn Crispin } 159dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_tx); 160dfec1a82SJohn Crispin 161dfec1a82SJohn Crispin void 162dfec1a82SJohn Crispin ltq_dma_alloc_rx(struct ltq_dma_channel *ch) 163dfec1a82SJohn Crispin { 164dfec1a82SJohn Crispin unsigned long flags; 165dfec1a82SJohn Crispin 166dfec1a82SJohn Crispin ltq_dma_alloc(ch); 167dfec1a82SJohn Crispin 168dfec1a82SJohn Crispin local_irq_save(flags); 169dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 170dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 171dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT, LTQ_DMA_CCTRL); 172dfec1a82SJohn Crispin local_irq_restore(flags); 173dfec1a82SJohn Crispin } 174dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_rx); 175dfec1a82SJohn Crispin 176dfec1a82SJohn Crispin void 177dfec1a82SJohn Crispin ltq_dma_free(struct ltq_dma_channel *ch) 178dfec1a82SJohn Crispin { 179dfec1a82SJohn Crispin if (!ch->desc_base) 180dfec1a82SJohn Crispin return; 181dfec1a82SJohn Crispin ltq_dma_close(ch); 182dfec1a82SJohn Crispin dma_free_coherent(NULL, LTQ_DESC_NUM * LTQ_DESC_SIZE, 183dfec1a82SJohn Crispin ch->desc_base, ch->phys); 184dfec1a82SJohn Crispin } 185dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_free); 186dfec1a82SJohn Crispin 187dfec1a82SJohn Crispin void 188dfec1a82SJohn Crispin ltq_dma_init_port(int p) 189dfec1a82SJohn Crispin { 190dfec1a82SJohn Crispin ltq_dma_w32(p, LTQ_DMA_PS); 191dfec1a82SJohn Crispin switch (p) { 192dfec1a82SJohn Crispin case DMA_PORT_ETOP: 193dfec1a82SJohn Crispin /* 194dfec1a82SJohn Crispin * Tell the DMA engine to swap the endianess of data frames and 195dfec1a82SJohn Crispin * drop packets if the channel arbitration fails. 196dfec1a82SJohn Crispin */ 197dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_ETOP_ENDIANESS | DMA_PDEN, 198dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 199dfec1a82SJohn Crispin break; 200dfec1a82SJohn Crispin 201dfec1a82SJohn Crispin case DMA_PORT_DEU: 202dfec1a82SJohn Crispin ltq_dma_w32((DMA_2W_BURST << 4) | (DMA_2W_BURST << 2), 203dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 204dfec1a82SJohn Crispin break; 205dfec1a82SJohn Crispin 206dfec1a82SJohn Crispin default: 207dfec1a82SJohn Crispin break; 208dfec1a82SJohn Crispin } 209dfec1a82SJohn Crispin } 210dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_init_port); 211dfec1a82SJohn Crispin 212*ddd4eecaSJohn Crispin static int __devinit 213*ddd4eecaSJohn Crispin ltq_dma_init(struct platform_device *pdev) 214dfec1a82SJohn Crispin { 215*ddd4eecaSJohn Crispin struct clk *clk; 216*ddd4eecaSJohn Crispin struct resource *res; 217dfec1a82SJohn Crispin int i; 218dfec1a82SJohn Crispin 219*ddd4eecaSJohn Crispin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 220*ddd4eecaSJohn Crispin if (!res) 221*ddd4eecaSJohn Crispin panic("Failed to get dma resource"); 222dfec1a82SJohn Crispin 223dfec1a82SJohn Crispin /* remap dma register range */ 224*ddd4eecaSJohn Crispin ltq_dma_membase = devm_request_and_ioremap(&pdev->dev, res); 225dfec1a82SJohn Crispin if (!ltq_dma_membase) 226*ddd4eecaSJohn Crispin panic("Failed to remap dma resource"); 227dfec1a82SJohn Crispin 228dfec1a82SJohn Crispin /* power up and reset the dma engine */ 229*ddd4eecaSJohn Crispin clk = clk_get(&pdev->dev, NULL); 230*ddd4eecaSJohn Crispin if (IS_ERR(clk)) 231*ddd4eecaSJohn Crispin panic("Failed to get dma clock"); 232*ddd4eecaSJohn Crispin 233*ddd4eecaSJohn Crispin clk_enable(clk); 234dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_RESET, LTQ_DMA_CTRL); 235dfec1a82SJohn Crispin 236dfec1a82SJohn Crispin /* disable all interrupts */ 237dfec1a82SJohn Crispin ltq_dma_w32(0, LTQ_DMA_IRNEN); 238dfec1a82SJohn Crispin 239dfec1a82SJohn Crispin /* reset/configure each channel */ 240dfec1a82SJohn Crispin for (i = 0; i < DMA_MAX_CHANNEL; i++) { 241dfec1a82SJohn Crispin ltq_dma_w32(i, LTQ_DMA_CS); 242dfec1a82SJohn Crispin ltq_dma_w32(DMA_CHAN_RST, LTQ_DMA_CCTRL); 243dfec1a82SJohn Crispin ltq_dma_w32(DMA_POLL | DMA_CLK_DIV4, LTQ_DMA_CPOLL); 244dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 245dfec1a82SJohn Crispin } 246*ddd4eecaSJohn Crispin dev_info(&pdev->dev, "init done\n"); 247dfec1a82SJohn Crispin return 0; 248dfec1a82SJohn Crispin } 249dfec1a82SJohn Crispin 250*ddd4eecaSJohn Crispin static const struct of_device_id dma_match[] = { 251*ddd4eecaSJohn Crispin { .compatible = "lantiq,dma-xway" }, 252*ddd4eecaSJohn Crispin {}, 253*ddd4eecaSJohn Crispin }; 254*ddd4eecaSJohn Crispin MODULE_DEVICE_TABLE(of, dma_match); 255*ddd4eecaSJohn Crispin 256*ddd4eecaSJohn Crispin static struct platform_driver dma_driver = { 257*ddd4eecaSJohn Crispin .probe = ltq_dma_init, 258*ddd4eecaSJohn Crispin .driver = { 259*ddd4eecaSJohn Crispin .name = "dma-xway", 260*ddd4eecaSJohn Crispin .owner = THIS_MODULE, 261*ddd4eecaSJohn Crispin .of_match_table = dma_match, 262*ddd4eecaSJohn Crispin }, 263*ddd4eecaSJohn Crispin }; 264*ddd4eecaSJohn Crispin 265*ddd4eecaSJohn Crispin int __init 266*ddd4eecaSJohn Crispin dma_init(void) 267*ddd4eecaSJohn Crispin { 268*ddd4eecaSJohn Crispin return platform_driver_register(&dma_driver); 269*ddd4eecaSJohn Crispin } 270*ddd4eecaSJohn Crispin 271*ddd4eecaSJohn Crispin postcore_initcall(dma_init); 272