xref: /openbmc/linux/arch/mips/lantiq/xway/dma.c (revision c12aa581f6d5e80c3c3675ab26a52c2b3b62f76e)
145051539SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2dfec1a82SJohn Crispin /*
3dfec1a82SJohn Crispin  *
497b92108SJohn Crispin  *   Copyright (C) 2011 John Crispin <john@phrozen.org>
5dfec1a82SJohn Crispin  */
6dfec1a82SJohn Crispin 
7dfec1a82SJohn Crispin #include <linux/init.h>
8dfec1a82SJohn Crispin #include <linux/platform_device.h>
9dfec1a82SJohn Crispin #include <linux/io.h>
10dfec1a82SJohn Crispin #include <linux/dma-mapping.h>
1126dd3e4fSPaul Gortmaker #include <linux/export.h>
1298e58b01SHauke Mehrtens #include <linux/spinlock.h>
13ddd4eecaSJohn Crispin #include <linux/clk.h>
14*c12aa581SAleksander Jan Bajkowski #include <linux/delay.h>
157c390a7eSThierry Reding #include <linux/err.h>
1695af1df6SMarc Zyngier #include <linux/of.h>
17dfec1a82SJohn Crispin 
18dfec1a82SJohn Crispin #include <lantiq_soc.h>
19dfec1a82SJohn Crispin #include <xway_dma.h>
20dfec1a82SJohn Crispin 
21b8b3acbeSJohn Crispin #define LTQ_DMA_ID		0x08
22dfec1a82SJohn Crispin #define LTQ_DMA_CTRL		0x10
23dfec1a82SJohn Crispin #define LTQ_DMA_CPOLL		0x14
24dfec1a82SJohn Crispin #define LTQ_DMA_CS		0x18
25dfec1a82SJohn Crispin #define LTQ_DMA_CCTRL		0x1C
26dfec1a82SJohn Crispin #define LTQ_DMA_CDBA		0x20
27dfec1a82SJohn Crispin #define LTQ_DMA_CDLEN		0x24
28dfec1a82SJohn Crispin #define LTQ_DMA_CIS		0x28
29dfec1a82SJohn Crispin #define LTQ_DMA_CIE		0x2C
30dfec1a82SJohn Crispin #define LTQ_DMA_PS		0x40
31dfec1a82SJohn Crispin #define LTQ_DMA_PCTRL		0x44
32dfec1a82SJohn Crispin #define LTQ_DMA_IRNEN		0xf4
33dfec1a82SJohn Crispin 
34dfec1a82SJohn Crispin #define DMA_DESCPT		BIT(3)		/* descriptor complete irq */
35dfec1a82SJohn Crispin #define DMA_TX			BIT(8)		/* TX channel direction */
36dfec1a82SJohn Crispin #define DMA_CHAN_ON		BIT(0)		/* channel on / off bit */
37dfec1a82SJohn Crispin #define DMA_PDEN		BIT(6)		/* enable packet drop */
38dfec1a82SJohn Crispin #define DMA_CHAN_RST		BIT(1)		/* channel on / off bit */
39dfec1a82SJohn Crispin #define DMA_RESET		BIT(0)		/* channel on / off bit */
40dfec1a82SJohn Crispin #define DMA_IRQ_ACK		0x7e		/* IRQ status register */
41dfec1a82SJohn Crispin #define DMA_POLL		BIT(31)		/* turn on channel polling */
42dfec1a82SJohn Crispin #define DMA_CLK_DIV4		BIT(6)		/* polling clock divider */
43dfec1a82SJohn Crispin #define DMA_2W_BURST		BIT(1)		/* 2 word burst length */
44dfec1a82SJohn Crispin #define DMA_MAX_CHANNEL		20		/* the soc has 20 channels */
45d08be0dbSMasanari Iida #define DMA_ETOP_ENDIANNESS	(0xf << 8) /* endianness swap etop channels */
46dfec1a82SJohn Crispin #define DMA_WEIGHT	(BIT(17) | BIT(16))	/* default channel wheight */
47dfec1a82SJohn Crispin 
48dfec1a82SJohn Crispin #define ltq_dma_r32(x)			ltq_r32(ltq_dma_membase + (x))
49dfec1a82SJohn Crispin #define ltq_dma_w32(x, y)		ltq_w32(x, ltq_dma_membase + (y))
50dfec1a82SJohn Crispin #define ltq_dma_w32_mask(x, y, z)	ltq_w32_mask(x, y, \
51dfec1a82SJohn Crispin 						ltq_dma_membase + (z))
52dfec1a82SJohn Crispin 
53dfec1a82SJohn Crispin static void __iomem *ltq_dma_membase;
5498e58b01SHauke Mehrtens static DEFINE_SPINLOCK(ltq_dma_lock);
55dfec1a82SJohn Crispin 
56dfec1a82SJohn Crispin void
57dfec1a82SJohn Crispin ltq_dma_enable_irq(struct ltq_dma_channel *ch)
58dfec1a82SJohn Crispin {
59dfec1a82SJohn Crispin 	unsigned long flags;
60dfec1a82SJohn Crispin 
6198e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
62dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
63dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
6498e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
65dfec1a82SJohn Crispin }
66dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_enable_irq);
67dfec1a82SJohn Crispin 
68dfec1a82SJohn Crispin void
69dfec1a82SJohn Crispin ltq_dma_disable_irq(struct ltq_dma_channel *ch)
70dfec1a82SJohn Crispin {
71dfec1a82SJohn Crispin 	unsigned long flags;
72dfec1a82SJohn Crispin 
7398e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
74dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
75dfec1a82SJohn Crispin 	ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN);
7698e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
77dfec1a82SJohn Crispin }
78dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_disable_irq);
79dfec1a82SJohn Crispin 
80dfec1a82SJohn Crispin void
81dfec1a82SJohn Crispin ltq_dma_ack_irq(struct ltq_dma_channel *ch)
82dfec1a82SJohn Crispin {
83dfec1a82SJohn Crispin 	unsigned long flags;
84dfec1a82SJohn Crispin 
8598e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
86dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
87dfec1a82SJohn Crispin 	ltq_dma_w32(DMA_IRQ_ACK, LTQ_DMA_CIS);
8898e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
89dfec1a82SJohn Crispin }
90dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_ack_irq);
91dfec1a82SJohn Crispin 
92dfec1a82SJohn Crispin void
93dfec1a82SJohn Crispin ltq_dma_open(struct ltq_dma_channel *ch)
94dfec1a82SJohn Crispin {
95dfec1a82SJohn Crispin 	unsigned long flag;
96dfec1a82SJohn Crispin 
9798e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flag);
98dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
99dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, DMA_CHAN_ON, LTQ_DMA_CCTRL);
10098e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flag);
101dfec1a82SJohn Crispin }
102dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_open);
103dfec1a82SJohn Crispin 
104dfec1a82SJohn Crispin void
105dfec1a82SJohn Crispin ltq_dma_close(struct ltq_dma_channel *ch)
106dfec1a82SJohn Crispin {
107dfec1a82SJohn Crispin 	unsigned long flag;
108dfec1a82SJohn Crispin 
10998e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flag);
110dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
111dfec1a82SJohn Crispin 	ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
11298e58b01SHauke Mehrtens 	ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN);
11398e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flag);
114dfec1a82SJohn Crispin }
115dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_close);
116dfec1a82SJohn Crispin 
117dfec1a82SJohn Crispin static void
118dfec1a82SJohn Crispin ltq_dma_alloc(struct ltq_dma_channel *ch)
119dfec1a82SJohn Crispin {
120dfec1a82SJohn Crispin 	unsigned long flags;
121dfec1a82SJohn Crispin 
122dfec1a82SJohn Crispin 	ch->desc = 0;
123750afb08SLuis Chamberlain 	ch->desc_base = dma_alloc_coherent(ch->dev,
124dfec1a82SJohn Crispin 					   LTQ_DESC_NUM * LTQ_DESC_SIZE,
125dfec1a82SJohn Crispin 					   &ch->phys, GFP_ATOMIC);
126dfec1a82SJohn Crispin 
12798e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
128dfec1a82SJohn Crispin 	ltq_dma_w32(ch->nr, LTQ_DMA_CS);
129dfec1a82SJohn Crispin 	ltq_dma_w32(ch->phys, LTQ_DMA_CDBA);
130dfec1a82SJohn Crispin 	ltq_dma_w32(LTQ_DESC_NUM, LTQ_DMA_CDLEN);
131dfec1a82SJohn Crispin 	ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
132dfec1a82SJohn Crispin 	wmb();
133dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, DMA_CHAN_RST, LTQ_DMA_CCTRL);
134dfec1a82SJohn Crispin 	while (ltq_dma_r32(LTQ_DMA_CCTRL) & DMA_CHAN_RST)
135dfec1a82SJohn Crispin 		;
13698e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
137dfec1a82SJohn Crispin }
138dfec1a82SJohn Crispin 
139dfec1a82SJohn Crispin void
140dfec1a82SJohn Crispin ltq_dma_alloc_tx(struct ltq_dma_channel *ch)
141dfec1a82SJohn Crispin {
142dfec1a82SJohn Crispin 	unsigned long flags;
143dfec1a82SJohn Crispin 
144dfec1a82SJohn Crispin 	ltq_dma_alloc(ch);
145dfec1a82SJohn Crispin 
14698e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
147dfec1a82SJohn Crispin 	ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE);
148dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
149dfec1a82SJohn Crispin 	ltq_dma_w32(DMA_WEIGHT | DMA_TX, LTQ_DMA_CCTRL);
15098e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
151dfec1a82SJohn Crispin }
152dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_tx);
153dfec1a82SJohn Crispin 
154dfec1a82SJohn Crispin void
155dfec1a82SJohn Crispin ltq_dma_alloc_rx(struct ltq_dma_channel *ch)
156dfec1a82SJohn Crispin {
157dfec1a82SJohn Crispin 	unsigned long flags;
158dfec1a82SJohn Crispin 
159dfec1a82SJohn Crispin 	ltq_dma_alloc(ch);
160dfec1a82SJohn Crispin 
16198e58b01SHauke Mehrtens 	spin_lock_irqsave(&ltq_dma_lock, flags);
162dfec1a82SJohn Crispin 	ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE);
163dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
164dfec1a82SJohn Crispin 	ltq_dma_w32(DMA_WEIGHT, LTQ_DMA_CCTRL);
16598e58b01SHauke Mehrtens 	spin_unlock_irqrestore(&ltq_dma_lock, flags);
166dfec1a82SJohn Crispin }
167dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_rx);
168dfec1a82SJohn Crispin 
169dfec1a82SJohn Crispin void
170dfec1a82SJohn Crispin ltq_dma_free(struct ltq_dma_channel *ch)
171dfec1a82SJohn Crispin {
172dfec1a82SJohn Crispin 	if (!ch->desc_base)
173dfec1a82SJohn Crispin 		return;
174dfec1a82SJohn Crispin 	ltq_dma_close(ch);
1752d946e5bSHauke Mehrtens 	dma_free_coherent(ch->dev, LTQ_DESC_NUM * LTQ_DESC_SIZE,
176dfec1a82SJohn Crispin 		ch->desc_base, ch->phys);
177dfec1a82SJohn Crispin }
178dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_free);
179dfec1a82SJohn Crispin 
180dfec1a82SJohn Crispin void
181dfec1a82SJohn Crispin ltq_dma_init_port(int p)
182dfec1a82SJohn Crispin {
183dfec1a82SJohn Crispin 	ltq_dma_w32(p, LTQ_DMA_PS);
184dfec1a82SJohn Crispin 	switch (p) {
185dfec1a82SJohn Crispin 	case DMA_PORT_ETOP:
186dfec1a82SJohn Crispin 		/*
187d08be0dbSMasanari Iida 		 * Tell the DMA engine to swap the endianness of data frames and
188dfec1a82SJohn Crispin 		 * drop packets if the channel arbitration fails.
189dfec1a82SJohn Crispin 		 */
190d08be0dbSMasanari Iida 		ltq_dma_w32_mask(0, DMA_ETOP_ENDIANNESS | DMA_PDEN,
191dfec1a82SJohn Crispin 			LTQ_DMA_PCTRL);
192dfec1a82SJohn Crispin 		break;
193dfec1a82SJohn Crispin 
194dfec1a82SJohn Crispin 	case DMA_PORT_DEU:
195dfec1a82SJohn Crispin 		ltq_dma_w32((DMA_2W_BURST << 4) | (DMA_2W_BURST << 2),
196dfec1a82SJohn Crispin 			LTQ_DMA_PCTRL);
197dfec1a82SJohn Crispin 		break;
198dfec1a82SJohn Crispin 
199dfec1a82SJohn Crispin 	default:
200dfec1a82SJohn Crispin 		break;
201dfec1a82SJohn Crispin 	}
202dfec1a82SJohn Crispin }
203dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_init_port);
204dfec1a82SJohn Crispin 
20528eb0e46SGreg Kroah-Hartman static int
206ddd4eecaSJohn Crispin ltq_dma_init(struct platform_device *pdev)
207dfec1a82SJohn Crispin {
208ddd4eecaSJohn Crispin 	struct clk *clk;
209ddd4eecaSJohn Crispin 	struct resource *res;
210b8b3acbeSJohn Crispin 	unsigned id;
211dfec1a82SJohn Crispin 	int i;
212dfec1a82SJohn Crispin 
213ddd4eecaSJohn Crispin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2147c390a7eSThierry Reding 	ltq_dma_membase = devm_ioremap_resource(&pdev->dev, res);
2157c390a7eSThierry Reding 	if (IS_ERR(ltq_dma_membase))
216ddd4eecaSJohn Crispin 		panic("Failed to remap dma resource");
217dfec1a82SJohn Crispin 
218dfec1a82SJohn Crispin 	/* power up and reset the dma engine */
219ddd4eecaSJohn Crispin 	clk = clk_get(&pdev->dev, NULL);
220ddd4eecaSJohn Crispin 	if (IS_ERR(clk))
221ddd4eecaSJohn Crispin 		panic("Failed to get dma clock");
222ddd4eecaSJohn Crispin 
223ddd4eecaSJohn Crispin 	clk_enable(clk);
224dfec1a82SJohn Crispin 	ltq_dma_w32_mask(0, DMA_RESET, LTQ_DMA_CTRL);
225dfec1a82SJohn Crispin 
226*c12aa581SAleksander Jan Bajkowski 	usleep_range(1, 10);
227*c12aa581SAleksander Jan Bajkowski 
228dfec1a82SJohn Crispin 	/* disable all interrupts */
229dfec1a82SJohn Crispin 	ltq_dma_w32(0, LTQ_DMA_IRNEN);
230dfec1a82SJohn Crispin 
231dfec1a82SJohn Crispin 	/* reset/configure each channel */
232dfec1a82SJohn Crispin 	for (i = 0; i < DMA_MAX_CHANNEL; i++) {
233dfec1a82SJohn Crispin 		ltq_dma_w32(i, LTQ_DMA_CS);
234dfec1a82SJohn Crispin 		ltq_dma_w32(DMA_CHAN_RST, LTQ_DMA_CCTRL);
235dfec1a82SJohn Crispin 		ltq_dma_w32(DMA_POLL | DMA_CLK_DIV4, LTQ_DMA_CPOLL);
236dfec1a82SJohn Crispin 		ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
237dfec1a82SJohn Crispin 	}
238b8b3acbeSJohn Crispin 
239b8b3acbeSJohn Crispin 	id = ltq_dma_r32(LTQ_DMA_ID);
240b8b3acbeSJohn Crispin 	dev_info(&pdev->dev,
241b8b3acbeSJohn Crispin 		"Init done - hw rev: %X, ports: %d, channels: %d\n",
242b8b3acbeSJohn Crispin 		id & 0x1f, (id >> 16) & 0xf, id >> 20);
243b8b3acbeSJohn Crispin 
244dfec1a82SJohn Crispin 	return 0;
245dfec1a82SJohn Crispin }
246dfec1a82SJohn Crispin 
247ddd4eecaSJohn Crispin static const struct of_device_id dma_match[] = {
248ddd4eecaSJohn Crispin 	{ .compatible = "lantiq,dma-xway" },
249ddd4eecaSJohn Crispin 	{},
250ddd4eecaSJohn Crispin };
251ddd4eecaSJohn Crispin 
252ddd4eecaSJohn Crispin static struct platform_driver dma_driver = {
253ddd4eecaSJohn Crispin 	.probe = ltq_dma_init,
254ddd4eecaSJohn Crispin 	.driver = {
255ddd4eecaSJohn Crispin 		.name = "dma-xway",
256ddd4eecaSJohn Crispin 		.of_match_table = dma_match,
257ddd4eecaSJohn Crispin 	},
258ddd4eecaSJohn Crispin };
259ddd4eecaSJohn Crispin 
260ddd4eecaSJohn Crispin int __init
261ddd4eecaSJohn Crispin dma_init(void)
262ddd4eecaSJohn Crispin {
263ddd4eecaSJohn Crispin 	return platform_driver_register(&dma_driver);
264ddd4eecaSJohn Crispin }
265ddd4eecaSJohn Crispin 
266ddd4eecaSJohn Crispin postcore_initcall(dma_init);
267