145051539SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2dfec1a82SJohn Crispin /* 3dfec1a82SJohn Crispin * 497b92108SJohn Crispin * Copyright (C) 2011 John Crispin <john@phrozen.org> 5dfec1a82SJohn Crispin */ 6dfec1a82SJohn Crispin 7dfec1a82SJohn Crispin #include <linux/init.h> 8dfec1a82SJohn Crispin #include <linux/platform_device.h> 9dfec1a82SJohn Crispin #include <linux/io.h> 10dfec1a82SJohn Crispin #include <linux/dma-mapping.h> 1126dd3e4fSPaul Gortmaker #include <linux/export.h> 1298e58b01SHauke Mehrtens #include <linux/spinlock.h> 13ddd4eecaSJohn Crispin #include <linux/clk.h> 147c390a7eSThierry Reding #include <linux/err.h> 15*95af1df6SMarc Zyngier #include <linux/of.h> 16dfec1a82SJohn Crispin 17dfec1a82SJohn Crispin #include <lantiq_soc.h> 18dfec1a82SJohn Crispin #include <xway_dma.h> 19dfec1a82SJohn Crispin 20b8b3acbeSJohn Crispin #define LTQ_DMA_ID 0x08 21dfec1a82SJohn Crispin #define LTQ_DMA_CTRL 0x10 22dfec1a82SJohn Crispin #define LTQ_DMA_CPOLL 0x14 23dfec1a82SJohn Crispin #define LTQ_DMA_CS 0x18 24dfec1a82SJohn Crispin #define LTQ_DMA_CCTRL 0x1C 25dfec1a82SJohn Crispin #define LTQ_DMA_CDBA 0x20 26dfec1a82SJohn Crispin #define LTQ_DMA_CDLEN 0x24 27dfec1a82SJohn Crispin #define LTQ_DMA_CIS 0x28 28dfec1a82SJohn Crispin #define LTQ_DMA_CIE 0x2C 29dfec1a82SJohn Crispin #define LTQ_DMA_PS 0x40 30dfec1a82SJohn Crispin #define LTQ_DMA_PCTRL 0x44 31dfec1a82SJohn Crispin #define LTQ_DMA_IRNEN 0xf4 32dfec1a82SJohn Crispin 33dfec1a82SJohn Crispin #define DMA_DESCPT BIT(3) /* descriptor complete irq */ 34dfec1a82SJohn Crispin #define DMA_TX BIT(8) /* TX channel direction */ 35dfec1a82SJohn Crispin #define DMA_CHAN_ON BIT(0) /* channel on / off bit */ 36dfec1a82SJohn Crispin #define DMA_PDEN BIT(6) /* enable packet drop */ 37dfec1a82SJohn Crispin #define DMA_CHAN_RST BIT(1) /* channel on / off bit */ 38dfec1a82SJohn Crispin #define DMA_RESET BIT(0) /* channel on / off bit */ 39dfec1a82SJohn Crispin #define DMA_IRQ_ACK 0x7e /* IRQ status register */ 40dfec1a82SJohn Crispin #define DMA_POLL BIT(31) /* turn on channel polling */ 41dfec1a82SJohn Crispin #define DMA_CLK_DIV4 BIT(6) /* polling clock divider */ 42dfec1a82SJohn Crispin #define DMA_2W_BURST BIT(1) /* 2 word burst length */ 43dfec1a82SJohn Crispin #define DMA_MAX_CHANNEL 20 /* the soc has 20 channels */ 44d08be0dbSMasanari Iida #define DMA_ETOP_ENDIANNESS (0xf << 8) /* endianness swap etop channels */ 45dfec1a82SJohn Crispin #define DMA_WEIGHT (BIT(17) | BIT(16)) /* default channel wheight */ 46dfec1a82SJohn Crispin 47dfec1a82SJohn Crispin #define ltq_dma_r32(x) ltq_r32(ltq_dma_membase + (x)) 48dfec1a82SJohn Crispin #define ltq_dma_w32(x, y) ltq_w32(x, ltq_dma_membase + (y)) 49dfec1a82SJohn Crispin #define ltq_dma_w32_mask(x, y, z) ltq_w32_mask(x, y, \ 50dfec1a82SJohn Crispin ltq_dma_membase + (z)) 51dfec1a82SJohn Crispin 52dfec1a82SJohn Crispin static void __iomem *ltq_dma_membase; 5398e58b01SHauke Mehrtens static DEFINE_SPINLOCK(ltq_dma_lock); 54dfec1a82SJohn Crispin 55dfec1a82SJohn Crispin void 56dfec1a82SJohn Crispin ltq_dma_enable_irq(struct ltq_dma_channel *ch) 57dfec1a82SJohn Crispin { 58dfec1a82SJohn Crispin unsigned long flags; 59dfec1a82SJohn Crispin 6098e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 61dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 62dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 6398e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 64dfec1a82SJohn Crispin } 65dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_enable_irq); 66dfec1a82SJohn Crispin 67dfec1a82SJohn Crispin void 68dfec1a82SJohn Crispin ltq_dma_disable_irq(struct ltq_dma_channel *ch) 69dfec1a82SJohn Crispin { 70dfec1a82SJohn Crispin unsigned long flags; 71dfec1a82SJohn Crispin 7298e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 73dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 74dfec1a82SJohn Crispin ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN); 7598e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 76dfec1a82SJohn Crispin } 77dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_disable_irq); 78dfec1a82SJohn Crispin 79dfec1a82SJohn Crispin void 80dfec1a82SJohn Crispin ltq_dma_ack_irq(struct ltq_dma_channel *ch) 81dfec1a82SJohn Crispin { 82dfec1a82SJohn Crispin unsigned long flags; 83dfec1a82SJohn Crispin 8498e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 85dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 86dfec1a82SJohn Crispin ltq_dma_w32(DMA_IRQ_ACK, LTQ_DMA_CIS); 8798e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 88dfec1a82SJohn Crispin } 89dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_ack_irq); 90dfec1a82SJohn Crispin 91dfec1a82SJohn Crispin void 92dfec1a82SJohn Crispin ltq_dma_open(struct ltq_dma_channel *ch) 93dfec1a82SJohn Crispin { 94dfec1a82SJohn Crispin unsigned long flag; 95dfec1a82SJohn Crispin 9698e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flag); 97dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 98dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_ON, LTQ_DMA_CCTRL); 9998e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flag); 100dfec1a82SJohn Crispin } 101dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_open); 102dfec1a82SJohn Crispin 103dfec1a82SJohn Crispin void 104dfec1a82SJohn Crispin ltq_dma_close(struct ltq_dma_channel *ch) 105dfec1a82SJohn Crispin { 106dfec1a82SJohn Crispin unsigned long flag; 107dfec1a82SJohn Crispin 10898e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flag); 109dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 110dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 11198e58b01SHauke Mehrtens ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN); 11298e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flag); 113dfec1a82SJohn Crispin } 114dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_close); 115dfec1a82SJohn Crispin 116dfec1a82SJohn Crispin static void 117dfec1a82SJohn Crispin ltq_dma_alloc(struct ltq_dma_channel *ch) 118dfec1a82SJohn Crispin { 119dfec1a82SJohn Crispin unsigned long flags; 120dfec1a82SJohn Crispin 121dfec1a82SJohn Crispin ch->desc = 0; 122750afb08SLuis Chamberlain ch->desc_base = dma_alloc_coherent(ch->dev, 123dfec1a82SJohn Crispin LTQ_DESC_NUM * LTQ_DESC_SIZE, 124dfec1a82SJohn Crispin &ch->phys, GFP_ATOMIC); 125dfec1a82SJohn Crispin 12698e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 127dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 128dfec1a82SJohn Crispin ltq_dma_w32(ch->phys, LTQ_DMA_CDBA); 129dfec1a82SJohn Crispin ltq_dma_w32(LTQ_DESC_NUM, LTQ_DMA_CDLEN); 130dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 131dfec1a82SJohn Crispin wmb(); 132dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_RST, LTQ_DMA_CCTRL); 133dfec1a82SJohn Crispin while (ltq_dma_r32(LTQ_DMA_CCTRL) & DMA_CHAN_RST) 134dfec1a82SJohn Crispin ; 13598e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 136dfec1a82SJohn Crispin } 137dfec1a82SJohn Crispin 138dfec1a82SJohn Crispin void 139dfec1a82SJohn Crispin ltq_dma_alloc_tx(struct ltq_dma_channel *ch) 140dfec1a82SJohn Crispin { 141dfec1a82SJohn Crispin unsigned long flags; 142dfec1a82SJohn Crispin 143dfec1a82SJohn Crispin ltq_dma_alloc(ch); 144dfec1a82SJohn Crispin 14598e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 146dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 147dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 148dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT | DMA_TX, LTQ_DMA_CCTRL); 14998e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 150dfec1a82SJohn Crispin } 151dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_tx); 152dfec1a82SJohn Crispin 153dfec1a82SJohn Crispin void 154dfec1a82SJohn Crispin ltq_dma_alloc_rx(struct ltq_dma_channel *ch) 155dfec1a82SJohn Crispin { 156dfec1a82SJohn Crispin unsigned long flags; 157dfec1a82SJohn Crispin 158dfec1a82SJohn Crispin ltq_dma_alloc(ch); 159dfec1a82SJohn Crispin 16098e58b01SHauke Mehrtens spin_lock_irqsave(<q_dma_lock, flags); 161dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 162dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 163dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT, LTQ_DMA_CCTRL); 16498e58b01SHauke Mehrtens spin_unlock_irqrestore(<q_dma_lock, flags); 165dfec1a82SJohn Crispin } 166dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_rx); 167dfec1a82SJohn Crispin 168dfec1a82SJohn Crispin void 169dfec1a82SJohn Crispin ltq_dma_free(struct ltq_dma_channel *ch) 170dfec1a82SJohn Crispin { 171dfec1a82SJohn Crispin if (!ch->desc_base) 172dfec1a82SJohn Crispin return; 173dfec1a82SJohn Crispin ltq_dma_close(ch); 1742d946e5bSHauke Mehrtens dma_free_coherent(ch->dev, LTQ_DESC_NUM * LTQ_DESC_SIZE, 175dfec1a82SJohn Crispin ch->desc_base, ch->phys); 176dfec1a82SJohn Crispin } 177dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_free); 178dfec1a82SJohn Crispin 179dfec1a82SJohn Crispin void 180dfec1a82SJohn Crispin ltq_dma_init_port(int p) 181dfec1a82SJohn Crispin { 182dfec1a82SJohn Crispin ltq_dma_w32(p, LTQ_DMA_PS); 183dfec1a82SJohn Crispin switch (p) { 184dfec1a82SJohn Crispin case DMA_PORT_ETOP: 185dfec1a82SJohn Crispin /* 186d08be0dbSMasanari Iida * Tell the DMA engine to swap the endianness of data frames and 187dfec1a82SJohn Crispin * drop packets if the channel arbitration fails. 188dfec1a82SJohn Crispin */ 189d08be0dbSMasanari Iida ltq_dma_w32_mask(0, DMA_ETOP_ENDIANNESS | DMA_PDEN, 190dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 191dfec1a82SJohn Crispin break; 192dfec1a82SJohn Crispin 193dfec1a82SJohn Crispin case DMA_PORT_DEU: 194dfec1a82SJohn Crispin ltq_dma_w32((DMA_2W_BURST << 4) | (DMA_2W_BURST << 2), 195dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 196dfec1a82SJohn Crispin break; 197dfec1a82SJohn Crispin 198dfec1a82SJohn Crispin default: 199dfec1a82SJohn Crispin break; 200dfec1a82SJohn Crispin } 201dfec1a82SJohn Crispin } 202dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_init_port); 203dfec1a82SJohn Crispin 20428eb0e46SGreg Kroah-Hartman static int 205ddd4eecaSJohn Crispin ltq_dma_init(struct platform_device *pdev) 206dfec1a82SJohn Crispin { 207ddd4eecaSJohn Crispin struct clk *clk; 208ddd4eecaSJohn Crispin struct resource *res; 209b8b3acbeSJohn Crispin unsigned id; 210dfec1a82SJohn Crispin int i; 211dfec1a82SJohn Crispin 212ddd4eecaSJohn Crispin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2137c390a7eSThierry Reding ltq_dma_membase = devm_ioremap_resource(&pdev->dev, res); 2147c390a7eSThierry Reding if (IS_ERR(ltq_dma_membase)) 215ddd4eecaSJohn Crispin panic("Failed to remap dma resource"); 216dfec1a82SJohn Crispin 217dfec1a82SJohn Crispin /* power up and reset the dma engine */ 218ddd4eecaSJohn Crispin clk = clk_get(&pdev->dev, NULL); 219ddd4eecaSJohn Crispin if (IS_ERR(clk)) 220ddd4eecaSJohn Crispin panic("Failed to get dma clock"); 221ddd4eecaSJohn Crispin 222ddd4eecaSJohn Crispin clk_enable(clk); 223dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_RESET, LTQ_DMA_CTRL); 224dfec1a82SJohn Crispin 225dfec1a82SJohn Crispin /* disable all interrupts */ 226dfec1a82SJohn Crispin ltq_dma_w32(0, LTQ_DMA_IRNEN); 227dfec1a82SJohn Crispin 228dfec1a82SJohn Crispin /* reset/configure each channel */ 229dfec1a82SJohn Crispin for (i = 0; i < DMA_MAX_CHANNEL; i++) { 230dfec1a82SJohn Crispin ltq_dma_w32(i, LTQ_DMA_CS); 231dfec1a82SJohn Crispin ltq_dma_w32(DMA_CHAN_RST, LTQ_DMA_CCTRL); 232dfec1a82SJohn Crispin ltq_dma_w32(DMA_POLL | DMA_CLK_DIV4, LTQ_DMA_CPOLL); 233dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 234dfec1a82SJohn Crispin } 235b8b3acbeSJohn Crispin 236b8b3acbeSJohn Crispin id = ltq_dma_r32(LTQ_DMA_ID); 237b8b3acbeSJohn Crispin dev_info(&pdev->dev, 238b8b3acbeSJohn Crispin "Init done - hw rev: %X, ports: %d, channels: %d\n", 239b8b3acbeSJohn Crispin id & 0x1f, (id >> 16) & 0xf, id >> 20); 240b8b3acbeSJohn Crispin 241dfec1a82SJohn Crispin return 0; 242dfec1a82SJohn Crispin } 243dfec1a82SJohn Crispin 244ddd4eecaSJohn Crispin static const struct of_device_id dma_match[] = { 245ddd4eecaSJohn Crispin { .compatible = "lantiq,dma-xway" }, 246ddd4eecaSJohn Crispin {}, 247ddd4eecaSJohn Crispin }; 248ddd4eecaSJohn Crispin 249ddd4eecaSJohn Crispin static struct platform_driver dma_driver = { 250ddd4eecaSJohn Crispin .probe = ltq_dma_init, 251ddd4eecaSJohn Crispin .driver = { 252ddd4eecaSJohn Crispin .name = "dma-xway", 253ddd4eecaSJohn Crispin .of_match_table = dma_match, 254ddd4eecaSJohn Crispin }, 255ddd4eecaSJohn Crispin }; 256ddd4eecaSJohn Crispin 257ddd4eecaSJohn Crispin int __init 258ddd4eecaSJohn Crispin dma_init(void) 259ddd4eecaSJohn Crispin { 260ddd4eecaSJohn Crispin return platform_driver_register(&dma_driver); 261ddd4eecaSJohn Crispin } 262ddd4eecaSJohn Crispin 263ddd4eecaSJohn Crispin postcore_initcall(dma_init); 264