1dfec1a82SJohn Crispin /* 2dfec1a82SJohn Crispin * This program is free software; you can redistribute it and/or modify it 3dfec1a82SJohn Crispin * under the terms of the GNU General Public License version 2 as published 4dfec1a82SJohn Crispin * by the Free Software Foundation. 5dfec1a82SJohn Crispin * 6dfec1a82SJohn Crispin * This program is distributed in the hope that it will be useful, 7dfec1a82SJohn Crispin * but WITHOUT ANY WARRANTY; without even the implied warranty of 8dfec1a82SJohn Crispin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9dfec1a82SJohn Crispin * GNU General Public License for more details. 10dfec1a82SJohn Crispin * 11dfec1a82SJohn Crispin * You should have received a copy of the GNU General Public License 12dfec1a82SJohn Crispin * along with this program; if not, write to the Free Software 13dfec1a82SJohn Crispin * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA. 14dfec1a82SJohn Crispin * 15dfec1a82SJohn Crispin * Copyright (C) 2011 John Crispin <blogic@openwrt.org> 16dfec1a82SJohn Crispin */ 17dfec1a82SJohn Crispin 18dfec1a82SJohn Crispin #include <linux/init.h> 19dfec1a82SJohn Crispin #include <linux/platform_device.h> 20dfec1a82SJohn Crispin #include <linux/io.h> 21dfec1a82SJohn Crispin #include <linux/dma-mapping.h> 22ddd4eecaSJohn Crispin #include <linux/module.h> 23ddd4eecaSJohn Crispin #include <linux/clk.h> 24dfec1a82SJohn Crispin 25dfec1a82SJohn Crispin #include <lantiq_soc.h> 26dfec1a82SJohn Crispin #include <xway_dma.h> 27dfec1a82SJohn Crispin 28b8b3acbeSJohn Crispin #define LTQ_DMA_ID 0x08 29dfec1a82SJohn Crispin #define LTQ_DMA_CTRL 0x10 30dfec1a82SJohn Crispin #define LTQ_DMA_CPOLL 0x14 31dfec1a82SJohn Crispin #define LTQ_DMA_CS 0x18 32dfec1a82SJohn Crispin #define LTQ_DMA_CCTRL 0x1C 33dfec1a82SJohn Crispin #define LTQ_DMA_CDBA 0x20 34dfec1a82SJohn Crispin #define LTQ_DMA_CDLEN 0x24 35dfec1a82SJohn Crispin #define LTQ_DMA_CIS 0x28 36dfec1a82SJohn Crispin #define LTQ_DMA_CIE 0x2C 37dfec1a82SJohn Crispin #define LTQ_DMA_PS 0x40 38dfec1a82SJohn Crispin #define LTQ_DMA_PCTRL 0x44 39dfec1a82SJohn Crispin #define LTQ_DMA_IRNEN 0xf4 40dfec1a82SJohn Crispin 41dfec1a82SJohn Crispin #define DMA_DESCPT BIT(3) /* descriptor complete irq */ 42dfec1a82SJohn Crispin #define DMA_TX BIT(8) /* TX channel direction */ 43dfec1a82SJohn Crispin #define DMA_CHAN_ON BIT(0) /* channel on / off bit */ 44dfec1a82SJohn Crispin #define DMA_PDEN BIT(6) /* enable packet drop */ 45dfec1a82SJohn Crispin #define DMA_CHAN_RST BIT(1) /* channel on / off bit */ 46dfec1a82SJohn Crispin #define DMA_RESET BIT(0) /* channel on / off bit */ 47dfec1a82SJohn Crispin #define DMA_IRQ_ACK 0x7e /* IRQ status register */ 48dfec1a82SJohn Crispin #define DMA_POLL BIT(31) /* turn on channel polling */ 49dfec1a82SJohn Crispin #define DMA_CLK_DIV4 BIT(6) /* polling clock divider */ 50dfec1a82SJohn Crispin #define DMA_2W_BURST BIT(1) /* 2 word burst length */ 51dfec1a82SJohn Crispin #define DMA_MAX_CHANNEL 20 /* the soc has 20 channels */ 52d08be0dbSMasanari Iida #define DMA_ETOP_ENDIANNESS (0xf << 8) /* endianness swap etop channels */ 53dfec1a82SJohn Crispin #define DMA_WEIGHT (BIT(17) | BIT(16)) /* default channel wheight */ 54dfec1a82SJohn Crispin 55dfec1a82SJohn Crispin #define ltq_dma_r32(x) ltq_r32(ltq_dma_membase + (x)) 56dfec1a82SJohn Crispin #define ltq_dma_w32(x, y) ltq_w32(x, ltq_dma_membase + (y)) 57dfec1a82SJohn Crispin #define ltq_dma_w32_mask(x, y, z) ltq_w32_mask(x, y, \ 58dfec1a82SJohn Crispin ltq_dma_membase + (z)) 59dfec1a82SJohn Crispin 60dfec1a82SJohn Crispin static void __iomem *ltq_dma_membase; 61dfec1a82SJohn Crispin 62dfec1a82SJohn Crispin void 63dfec1a82SJohn Crispin ltq_dma_enable_irq(struct ltq_dma_channel *ch) 64dfec1a82SJohn Crispin { 65dfec1a82SJohn Crispin unsigned long flags; 66dfec1a82SJohn Crispin 67dfec1a82SJohn Crispin local_irq_save(flags); 68dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 69dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 70dfec1a82SJohn Crispin local_irq_restore(flags); 71dfec1a82SJohn Crispin } 72dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_enable_irq); 73dfec1a82SJohn Crispin 74dfec1a82SJohn Crispin void 75dfec1a82SJohn Crispin ltq_dma_disable_irq(struct ltq_dma_channel *ch) 76dfec1a82SJohn Crispin { 77dfec1a82SJohn Crispin unsigned long flags; 78dfec1a82SJohn Crispin 79dfec1a82SJohn Crispin local_irq_save(flags); 80dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 81dfec1a82SJohn Crispin ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN); 82dfec1a82SJohn Crispin local_irq_restore(flags); 83dfec1a82SJohn Crispin } 84dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_disable_irq); 85dfec1a82SJohn Crispin 86dfec1a82SJohn Crispin void 87dfec1a82SJohn Crispin ltq_dma_ack_irq(struct ltq_dma_channel *ch) 88dfec1a82SJohn Crispin { 89dfec1a82SJohn Crispin unsigned long flags; 90dfec1a82SJohn Crispin 91dfec1a82SJohn Crispin local_irq_save(flags); 92dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 93dfec1a82SJohn Crispin ltq_dma_w32(DMA_IRQ_ACK, LTQ_DMA_CIS); 94dfec1a82SJohn Crispin local_irq_restore(flags); 95dfec1a82SJohn Crispin } 96dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_ack_irq); 97dfec1a82SJohn Crispin 98dfec1a82SJohn Crispin void 99dfec1a82SJohn Crispin ltq_dma_open(struct ltq_dma_channel *ch) 100dfec1a82SJohn Crispin { 101dfec1a82SJohn Crispin unsigned long flag; 102dfec1a82SJohn Crispin 103dfec1a82SJohn Crispin local_irq_save(flag); 104dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 105dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_ON, LTQ_DMA_CCTRL); 106dfec1a82SJohn Crispin ltq_dma_enable_irq(ch); 107dfec1a82SJohn Crispin local_irq_restore(flag); 108dfec1a82SJohn Crispin } 109dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_open); 110dfec1a82SJohn Crispin 111dfec1a82SJohn Crispin void 112dfec1a82SJohn Crispin ltq_dma_close(struct ltq_dma_channel *ch) 113dfec1a82SJohn Crispin { 114dfec1a82SJohn Crispin unsigned long flag; 115dfec1a82SJohn Crispin 116dfec1a82SJohn Crispin local_irq_save(flag); 117dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 118dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 119dfec1a82SJohn Crispin ltq_dma_disable_irq(ch); 120dfec1a82SJohn Crispin local_irq_restore(flag); 121dfec1a82SJohn Crispin } 122dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_close); 123dfec1a82SJohn Crispin 124dfec1a82SJohn Crispin static void 125dfec1a82SJohn Crispin ltq_dma_alloc(struct ltq_dma_channel *ch) 126dfec1a82SJohn Crispin { 127dfec1a82SJohn Crispin unsigned long flags; 128dfec1a82SJohn Crispin 129dfec1a82SJohn Crispin ch->desc = 0; 130dfec1a82SJohn Crispin ch->desc_base = dma_alloc_coherent(NULL, 131dfec1a82SJohn Crispin LTQ_DESC_NUM * LTQ_DESC_SIZE, 132dfec1a82SJohn Crispin &ch->phys, GFP_ATOMIC); 133dfec1a82SJohn Crispin memset(ch->desc_base, 0, LTQ_DESC_NUM * LTQ_DESC_SIZE); 134dfec1a82SJohn Crispin 135dfec1a82SJohn Crispin local_irq_save(flags); 136dfec1a82SJohn Crispin ltq_dma_w32(ch->nr, LTQ_DMA_CS); 137dfec1a82SJohn Crispin ltq_dma_w32(ch->phys, LTQ_DMA_CDBA); 138dfec1a82SJohn Crispin ltq_dma_w32(LTQ_DESC_NUM, LTQ_DMA_CDLEN); 139dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 140dfec1a82SJohn Crispin wmb(); 141dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_CHAN_RST, LTQ_DMA_CCTRL); 142dfec1a82SJohn Crispin while (ltq_dma_r32(LTQ_DMA_CCTRL) & DMA_CHAN_RST) 143dfec1a82SJohn Crispin ; 144dfec1a82SJohn Crispin local_irq_restore(flags); 145dfec1a82SJohn Crispin } 146dfec1a82SJohn Crispin 147dfec1a82SJohn Crispin void 148dfec1a82SJohn Crispin ltq_dma_alloc_tx(struct ltq_dma_channel *ch) 149dfec1a82SJohn Crispin { 150dfec1a82SJohn Crispin unsigned long flags; 151dfec1a82SJohn Crispin 152dfec1a82SJohn Crispin ltq_dma_alloc(ch); 153dfec1a82SJohn Crispin 154dfec1a82SJohn Crispin local_irq_save(flags); 155dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 156dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 157dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT | DMA_TX, LTQ_DMA_CCTRL); 158dfec1a82SJohn Crispin local_irq_restore(flags); 159dfec1a82SJohn Crispin } 160dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_tx); 161dfec1a82SJohn Crispin 162dfec1a82SJohn Crispin void 163dfec1a82SJohn Crispin ltq_dma_alloc_rx(struct ltq_dma_channel *ch) 164dfec1a82SJohn Crispin { 165dfec1a82SJohn Crispin unsigned long flags; 166dfec1a82SJohn Crispin 167dfec1a82SJohn Crispin ltq_dma_alloc(ch); 168dfec1a82SJohn Crispin 169dfec1a82SJohn Crispin local_irq_save(flags); 170dfec1a82SJohn Crispin ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE); 171dfec1a82SJohn Crispin ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN); 172dfec1a82SJohn Crispin ltq_dma_w32(DMA_WEIGHT, LTQ_DMA_CCTRL); 173dfec1a82SJohn Crispin local_irq_restore(flags); 174dfec1a82SJohn Crispin } 175dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_alloc_rx); 176dfec1a82SJohn Crispin 177dfec1a82SJohn Crispin void 178dfec1a82SJohn Crispin ltq_dma_free(struct ltq_dma_channel *ch) 179dfec1a82SJohn Crispin { 180dfec1a82SJohn Crispin if (!ch->desc_base) 181dfec1a82SJohn Crispin return; 182dfec1a82SJohn Crispin ltq_dma_close(ch); 183dfec1a82SJohn Crispin dma_free_coherent(NULL, LTQ_DESC_NUM * LTQ_DESC_SIZE, 184dfec1a82SJohn Crispin ch->desc_base, ch->phys); 185dfec1a82SJohn Crispin } 186dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_free); 187dfec1a82SJohn Crispin 188dfec1a82SJohn Crispin void 189dfec1a82SJohn Crispin ltq_dma_init_port(int p) 190dfec1a82SJohn Crispin { 191dfec1a82SJohn Crispin ltq_dma_w32(p, LTQ_DMA_PS); 192dfec1a82SJohn Crispin switch (p) { 193dfec1a82SJohn Crispin case DMA_PORT_ETOP: 194dfec1a82SJohn Crispin /* 195d08be0dbSMasanari Iida * Tell the DMA engine to swap the endianness of data frames and 196dfec1a82SJohn Crispin * drop packets if the channel arbitration fails. 197dfec1a82SJohn Crispin */ 198d08be0dbSMasanari Iida ltq_dma_w32_mask(0, DMA_ETOP_ENDIANNESS | DMA_PDEN, 199dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 200dfec1a82SJohn Crispin break; 201dfec1a82SJohn Crispin 202dfec1a82SJohn Crispin case DMA_PORT_DEU: 203dfec1a82SJohn Crispin ltq_dma_w32((DMA_2W_BURST << 4) | (DMA_2W_BURST << 2), 204dfec1a82SJohn Crispin LTQ_DMA_PCTRL); 205dfec1a82SJohn Crispin break; 206dfec1a82SJohn Crispin 207dfec1a82SJohn Crispin default: 208dfec1a82SJohn Crispin break; 209dfec1a82SJohn Crispin } 210dfec1a82SJohn Crispin } 211dfec1a82SJohn Crispin EXPORT_SYMBOL_GPL(ltq_dma_init_port); 212dfec1a82SJohn Crispin 213*28eb0e46SGreg Kroah-Hartman static int 214ddd4eecaSJohn Crispin ltq_dma_init(struct platform_device *pdev) 215dfec1a82SJohn Crispin { 216ddd4eecaSJohn Crispin struct clk *clk; 217ddd4eecaSJohn Crispin struct resource *res; 218b8b3acbeSJohn Crispin unsigned id; 219dfec1a82SJohn Crispin int i; 220dfec1a82SJohn Crispin 221ddd4eecaSJohn Crispin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 222ddd4eecaSJohn Crispin if (!res) 223ddd4eecaSJohn Crispin panic("Failed to get dma resource"); 224dfec1a82SJohn Crispin 225dfec1a82SJohn Crispin /* remap dma register range */ 226ddd4eecaSJohn Crispin ltq_dma_membase = devm_request_and_ioremap(&pdev->dev, res); 227dfec1a82SJohn Crispin if (!ltq_dma_membase) 228ddd4eecaSJohn Crispin panic("Failed to remap dma resource"); 229dfec1a82SJohn Crispin 230dfec1a82SJohn Crispin /* power up and reset the dma engine */ 231ddd4eecaSJohn Crispin clk = clk_get(&pdev->dev, NULL); 232ddd4eecaSJohn Crispin if (IS_ERR(clk)) 233ddd4eecaSJohn Crispin panic("Failed to get dma clock"); 234ddd4eecaSJohn Crispin 235ddd4eecaSJohn Crispin clk_enable(clk); 236dfec1a82SJohn Crispin ltq_dma_w32_mask(0, DMA_RESET, LTQ_DMA_CTRL); 237dfec1a82SJohn Crispin 238dfec1a82SJohn Crispin /* disable all interrupts */ 239dfec1a82SJohn Crispin ltq_dma_w32(0, LTQ_DMA_IRNEN); 240dfec1a82SJohn Crispin 241dfec1a82SJohn Crispin /* reset/configure each channel */ 242dfec1a82SJohn Crispin for (i = 0; i < DMA_MAX_CHANNEL; i++) { 243dfec1a82SJohn Crispin ltq_dma_w32(i, LTQ_DMA_CS); 244dfec1a82SJohn Crispin ltq_dma_w32(DMA_CHAN_RST, LTQ_DMA_CCTRL); 245dfec1a82SJohn Crispin ltq_dma_w32(DMA_POLL | DMA_CLK_DIV4, LTQ_DMA_CPOLL); 246dfec1a82SJohn Crispin ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL); 247dfec1a82SJohn Crispin } 248b8b3acbeSJohn Crispin 249b8b3acbeSJohn Crispin id = ltq_dma_r32(LTQ_DMA_ID); 250b8b3acbeSJohn Crispin dev_info(&pdev->dev, 251b8b3acbeSJohn Crispin "Init done - hw rev: %X, ports: %d, channels: %d\n", 252b8b3acbeSJohn Crispin id & 0x1f, (id >> 16) & 0xf, id >> 20); 253b8b3acbeSJohn Crispin 254dfec1a82SJohn Crispin return 0; 255dfec1a82SJohn Crispin } 256dfec1a82SJohn Crispin 257ddd4eecaSJohn Crispin static const struct of_device_id dma_match[] = { 258ddd4eecaSJohn Crispin { .compatible = "lantiq,dma-xway" }, 259ddd4eecaSJohn Crispin {}, 260ddd4eecaSJohn Crispin }; 261ddd4eecaSJohn Crispin MODULE_DEVICE_TABLE(of, dma_match); 262ddd4eecaSJohn Crispin 263ddd4eecaSJohn Crispin static struct platform_driver dma_driver = { 264ddd4eecaSJohn Crispin .probe = ltq_dma_init, 265ddd4eecaSJohn Crispin .driver = { 266ddd4eecaSJohn Crispin .name = "dma-xway", 267ddd4eecaSJohn Crispin .owner = THIS_MODULE, 268ddd4eecaSJohn Crispin .of_match_table = dma_match, 269ddd4eecaSJohn Crispin }, 270ddd4eecaSJohn Crispin }; 271ddd4eecaSJohn Crispin 272ddd4eecaSJohn Crispin int __init 273ddd4eecaSJohn Crispin dma_init(void) 274ddd4eecaSJohn Crispin { 275ddd4eecaSJohn Crispin return platform_driver_register(&dma_driver); 276ddd4eecaSJohn Crispin } 277ddd4eecaSJohn Crispin 278ddd4eecaSJohn Crispin postcore_initcall(dma_init); 279