xref: /openbmc/linux/arch/mips/lantiq/irq.c (revision f0dd300101f316fefb19710ae83bcc97a72cdf68)
1171bb2f1SJohn Crispin /*
2171bb2f1SJohn Crispin  *  This program is free software; you can redistribute it and/or modify it
3171bb2f1SJohn Crispin  *  under the terms of the GNU General Public License version 2 as published
4171bb2f1SJohn Crispin  *  by the Free Software Foundation.
5171bb2f1SJohn Crispin  *
697b92108SJohn Crispin  * Copyright (C) 2010 John Crispin <john@phrozen.org>
7171bb2f1SJohn Crispin  * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8171bb2f1SJohn Crispin  */
9171bb2f1SJohn Crispin 
10171bb2f1SJohn Crispin #include <linux/interrupt.h>
11171bb2f1SJohn Crispin #include <linux/ioport.h>
123645da02SJohn Crispin #include <linux/sched.h>
133645da02SJohn Crispin #include <linux/irqdomain.h>
143645da02SJohn Crispin #include <linux/of_platform.h>
153645da02SJohn Crispin #include <linux/of_address.h>
163645da02SJohn Crispin #include <linux/of_irq.h>
17171bb2f1SJohn Crispin 
18171bb2f1SJohn Crispin #include <asm/bootinfo.h>
19171bb2f1SJohn Crispin #include <asm/irq_cpu.h>
20171bb2f1SJohn Crispin 
21171bb2f1SJohn Crispin #include <lantiq_soc.h>
22171bb2f1SJohn Crispin #include <irq.h>
23171bb2f1SJohn Crispin 
243645da02SJohn Crispin /* register definitions - internal irqs */
25*f0dd3001SPetr Cvek #define LTQ_ICU_ISR		0x0000
26*f0dd3001SPetr Cvek #define LTQ_ICU_IER		0x0008
27*f0dd3001SPetr Cvek #define LTQ_ICU_IOSR		0x0010
28*f0dd3001SPetr Cvek #define LTQ_ICU_IRSR		0x0018
29*f0dd3001SPetr Cvek #define LTQ_ICU_IMR		0x0020
30171bb2f1SJohn Crispin 
313645da02SJohn Crispin /* register definitions - external irqs */
32171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C		0x0000
33171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC	0x0004
3426365625SJohn Crispin #define LTQ_EIU_EXIN_INC	0x0008
35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN	0x000C
36171bb2f1SJohn Crispin 
3726365625SJohn Crispin /* number of external interrupts */
38171bb2f1SJohn Crispin #define MAX_EIU			6
39171bb2f1SJohn Crispin 
4059c11579SJohn Crispin /* the performance counter */
4159c11579SJohn Crispin #define LTQ_PERF_IRQ		(INT_NUM_IM4_IRL0 + 31)
4259c11579SJohn Crispin 
433645da02SJohn Crispin /*
443645da02SJohn Crispin  * irqs generated by devices attached to the EBU need to be acked in
45171bb2f1SJohn Crispin  * a special manner
46171bb2f1SJohn Crispin  */
47171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ		22
48171bb2f1SJohn Crispin 
4961fa969fSJohn Crispin #define ltq_icu_w32(m, x, y)	ltq_w32((x), ltq_icu_membase[m] + (y))
5061fa969fSJohn Crispin #define ltq_icu_r32(m, x)	ltq_r32(ltq_icu_membase[m] + (x))
51171bb2f1SJohn Crispin 
52171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y)	ltq_w32((x), ltq_eiu_membase + (y))
53171bb2f1SJohn Crispin #define ltq_eiu_r32(x)		ltq_r32(ltq_eiu_membase + (x))
54171bb2f1SJohn Crispin 
553645da02SJohn Crispin /* we have a cascade of 8 irqs */
563645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE		8
573645da02SJohn Crispin 
583645da02SJohn Crispin static int exin_avail;
59fe46e503SJohn Crispin static u32 ltq_eiu_irq[MAX_EIU];
6061fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM];
61171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase;
62c2c9c788SJohn Crispin static struct irq_domain *ltq_domain;
63a669efc4SAndrew Bresticker static int ltq_perfcount_irq;
64171bb2f1SJohn Crispin 
6526365625SJohn Crispin int ltq_eiu_get_irq(int exin)
6626365625SJohn Crispin {
6726365625SJohn Crispin 	if (exin < exin_avail)
68fe46e503SJohn Crispin 		return ltq_eiu_irq[exin];
6926365625SJohn Crispin 	return -1;
7026365625SJohn Crispin }
7126365625SJohn Crispin 
72171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d)
73171bb2f1SJohn Crispin {
7439588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
7539588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
76171bb2f1SJohn Crispin 
773645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
78*f0dd3001SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IER) & ~BIT(offset),
79*f0dd3001SPetr Cvek 		    LTQ_ICU_IER);
80171bb2f1SJohn Crispin }
81171bb2f1SJohn Crispin 
82171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d)
83171bb2f1SJohn Crispin {
8439588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
8539588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
86171bb2f1SJohn Crispin 
873645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
88*f0dd3001SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IER) & ~BIT(offset),
89*f0dd3001SPetr Cvek 		    LTQ_ICU_IER);
90*f0dd3001SPetr Cvek 	ltq_icu_w32(im, BIT(offset), LTQ_ICU_ISR);
91171bb2f1SJohn Crispin }
92171bb2f1SJohn Crispin 
93171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d)
94171bb2f1SJohn Crispin {
9539588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
9639588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
97171bb2f1SJohn Crispin 
983645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
99*f0dd3001SPetr Cvek 	ltq_icu_w32(im, BIT(offset), LTQ_ICU_ISR);
100171bb2f1SJohn Crispin }
101171bb2f1SJohn Crispin 
102171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d)
103171bb2f1SJohn Crispin {
10439588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
10539588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
106171bb2f1SJohn Crispin 
1073645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
108*f0dd3001SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IER) | BIT(offset),
109*f0dd3001SPetr Cvek 		    LTQ_ICU_IER);
110171bb2f1SJohn Crispin }
111171bb2f1SJohn Crispin 
11226365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
11326365625SJohn Crispin {
11426365625SJohn Crispin 	int i;
11526365625SJohn Crispin 
116f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
117fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
11826365625SJohn Crispin 			int val = 0;
11926365625SJohn Crispin 			int edge = 0;
12026365625SJohn Crispin 
12126365625SJohn Crispin 			switch (type) {
12226365625SJohn Crispin 			case IRQF_TRIGGER_NONE:
12326365625SJohn Crispin 				break;
12426365625SJohn Crispin 			case IRQF_TRIGGER_RISING:
12526365625SJohn Crispin 				val = 1;
12626365625SJohn Crispin 				edge = 1;
12726365625SJohn Crispin 				break;
12826365625SJohn Crispin 			case IRQF_TRIGGER_FALLING:
12926365625SJohn Crispin 				val = 2;
13026365625SJohn Crispin 				edge = 1;
13126365625SJohn Crispin 				break;
13226365625SJohn Crispin 			case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
13326365625SJohn Crispin 				val = 3;
13426365625SJohn Crispin 				edge = 1;
13526365625SJohn Crispin 				break;
13626365625SJohn Crispin 			case IRQF_TRIGGER_HIGH:
13726365625SJohn Crispin 				val = 5;
13826365625SJohn Crispin 				break;
13926365625SJohn Crispin 			case IRQF_TRIGGER_LOW:
14026365625SJohn Crispin 				val = 6;
14126365625SJohn Crispin 				break;
14226365625SJohn Crispin 			default:
14326365625SJohn Crispin 				pr_err("invalid type %d for irq %ld\n",
14426365625SJohn Crispin 					type, d->hwirq);
14526365625SJohn Crispin 				return -EINVAL;
14626365625SJohn Crispin 			}
14726365625SJohn Crispin 
14826365625SJohn Crispin 			if (edge)
14926365625SJohn Crispin 				irq_set_handler(d->hwirq, handle_edge_irq);
15026365625SJohn Crispin 
151ba1bc0fcSPetr Cvek 			ltq_eiu_w32((ltq_eiu_r32(LTQ_EIU_EXIN_C) &
152ba1bc0fcSPetr Cvek 				    (~(7 << (i * 4)))) | (val << (i * 4)),
153ba1bc0fcSPetr Cvek 				    LTQ_EIU_EXIN_C);
15426365625SJohn Crispin 		}
15526365625SJohn Crispin 	}
15626365625SJohn Crispin 
15726365625SJohn Crispin 	return 0;
15826365625SJohn Crispin }
15926365625SJohn Crispin 
160171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
161171bb2f1SJohn Crispin {
162171bb2f1SJohn Crispin 	int i;
163171bb2f1SJohn Crispin 
164171bb2f1SJohn Crispin 	ltq_enable_irq(d);
165f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
166fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
16726365625SJohn Crispin 			/* by default we are low level triggered */
16826365625SJohn Crispin 			ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
169171bb2f1SJohn Crispin 			/* clear all pending */
17026365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
17126365625SJohn Crispin 				LTQ_EIU_EXIN_INC);
172171bb2f1SJohn Crispin 			/* enable */
1733645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
174171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
175171bb2f1SJohn Crispin 			break;
176171bb2f1SJohn Crispin 		}
177171bb2f1SJohn Crispin 	}
178171bb2f1SJohn Crispin 
179171bb2f1SJohn Crispin 	return 0;
180171bb2f1SJohn Crispin }
181171bb2f1SJohn Crispin 
182171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d)
183171bb2f1SJohn Crispin {
184171bb2f1SJohn Crispin 	int i;
185171bb2f1SJohn Crispin 
186171bb2f1SJohn Crispin 	ltq_disable_irq(d);
187f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
188fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
189171bb2f1SJohn Crispin 			/* disable */
1903645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
191171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
192171bb2f1SJohn Crispin 			break;
193171bb2f1SJohn Crispin 		}
194171bb2f1SJohn Crispin 	}
195171bb2f1SJohn Crispin }
196171bb2f1SJohn Crispin 
197171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = {
198891ab064SSudip Mukherjee 	.name = "icu",
199171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
200171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
201171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
202171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
203171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
204171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
205171bb2f1SJohn Crispin };
206171bb2f1SJohn Crispin 
207171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = {
208891ab064SSudip Mukherjee 	.name = "eiu",
209171bb2f1SJohn Crispin 	.irq_startup = ltq_startup_eiu_irq,
210171bb2f1SJohn Crispin 	.irq_shutdown = ltq_shutdown_eiu_irq,
211171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
212171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
213171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
214171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
215171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
216171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
21726365625SJohn Crispin 	.irq_set_type = ltq_eiu_settype,
218171bb2f1SJohn Crispin };
219171bb2f1SJohn Crispin 
2202b4dba55SHauke Mehrtens static void ltq_hw_irq_handler(struct irq_desc *desc)
221171bb2f1SJohn Crispin {
22239588164SPetr Cvek 	unsigned int module = irq_desc_get_irq(desc) - 2;
223171bb2f1SJohn Crispin 	u32 irq;
22439588164SPetr Cvek 	irq_hw_number_t hwirq;
225171bb2f1SJohn Crispin 
226*f0dd3001SPetr Cvek 	irq = ltq_icu_r32(module, LTQ_ICU_IOSR);
227171bb2f1SJohn Crispin 	if (irq == 0)
228171bb2f1SJohn Crispin 		return;
229171bb2f1SJohn Crispin 
2303645da02SJohn Crispin 	/*
2313645da02SJohn Crispin 	 * silicon bug causes only the msb set to 1 to be valid. all
232171bb2f1SJohn Crispin 	 * other bits might be bogus
233171bb2f1SJohn Crispin 	 */
234171bb2f1SJohn Crispin 	irq = __fls(irq);
2352b4dba55SHauke Mehrtens 	hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module);
2362b4dba55SHauke Mehrtens 	generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq));
237171bb2f1SJohn Crispin 
238171bb2f1SJohn Crispin 	/* if this is a EBU irq, we need to ack it or get a deadlock */
2393645da02SJohn Crispin 	if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
240171bb2f1SJohn Crispin 		ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
241171bb2f1SJohn Crispin 			LTQ_EBU_PCC_ISTAT);
242171bb2f1SJohn Crispin }
243171bb2f1SJohn Crispin 
2443645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
2453645da02SJohn Crispin {
2463645da02SJohn Crispin 	struct irq_chip *chip = &ltq_irq_type;
2473645da02SJohn Crispin 	int i;
2483645da02SJohn Crispin 
2499c1628b6SJohn Crispin 	if (hw < MIPS_CPU_IRQ_CASCADE)
2509c1628b6SJohn Crispin 		return 0;
2519c1628b6SJohn Crispin 
2523645da02SJohn Crispin 	for (i = 0; i < exin_avail; i++)
253fe46e503SJohn Crispin 		if (hw == ltq_eiu_irq[i])
2543645da02SJohn Crispin 			chip = &ltq_eiu_type;
2553645da02SJohn Crispin 
2567bf0d5e8SHauke Mehrtens 	irq_set_chip_and_handler(irq, chip, handle_level_irq);
2573645da02SJohn Crispin 
2583645da02SJohn Crispin 	return 0;
2593645da02SJohn Crispin }
2603645da02SJohn Crispin 
2613645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = {
2623645da02SJohn Crispin 	.xlate = irq_domain_xlate_onetwocell,
2633645da02SJohn Crispin 	.map = icu_map,
2643645da02SJohn Crispin };
2653645da02SJohn Crispin 
2663645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent)
267171bb2f1SJohn Crispin {
2683645da02SJohn Crispin 	struct device_node *eiu_node;
2693645da02SJohn Crispin 	struct resource res;
27026365625SJohn Crispin 	int i, ret;
271171bb2f1SJohn Crispin 
27261fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
27361fa969fSJohn Crispin 		if (of_address_to_resource(node, i, &res))
2743645da02SJohn Crispin 			panic("Failed to get icu memory range");
275171bb2f1SJohn Crispin 
2766e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
2776e807852SHauke Mehrtens 					res.name))
2783645da02SJohn Crispin 			pr_err("Failed to request icu memory");
279171bb2f1SJohn Crispin 
28061fa969fSJohn Crispin 		ltq_icu_membase[i] = ioremap_nocache(res.start,
28161fa969fSJohn Crispin 					resource_size(&res));
28261fa969fSJohn Crispin 		if (!ltq_icu_membase[i])
283ab75dc02SRalf Baechle 			panic("Failed to remap icu memory");
28461fa969fSJohn Crispin 	}
285171bb2f1SJohn Crispin 
28616f70b56SJohn Crispin 	/* turn off all irqs by default */
28761fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
288171bb2f1SJohn Crispin 		/* make sure all irqs are turned off by default */
289*f0dd3001SPetr Cvek 		ltq_icu_w32(i, 0, LTQ_ICU_IER);
290171bb2f1SJohn Crispin 		/* clear all possibly pending interrupts */
291*f0dd3001SPetr Cvek 		ltq_icu_w32(i, ~0, LTQ_ICU_ISR);
29216f70b56SJohn Crispin 	}
293171bb2f1SJohn Crispin 
294171bb2f1SJohn Crispin 	mips_cpu_irq_init();
295171bb2f1SJohn Crispin 
29661fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++)
2976c356edaSFelix Fietkau 		irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
298171bb2f1SJohn Crispin 
299c2c9c788SJohn Crispin 	ltq_domain = irq_domain_add_linear(node,
30061fa969fSJohn Crispin 		(MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
3013645da02SJohn Crispin 		&irq_domain_ops, 0);
302171bb2f1SJohn Crispin 
30359c11579SJohn Crispin 	/* tell oprofile which irq to use */
304a669efc4SAndrew Bresticker 	ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
305c2c9c788SJohn Crispin 
306d32caf94SJohn Crispin 	/* the external interrupts are optional and xway only */
307d32caf94SJohn Crispin 	eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
308d32caf94SJohn Crispin 	if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
309d32caf94SJohn Crispin 		/* find out how many external irq sources we have */
310fe46e503SJohn Crispin 		exin_avail = of_property_count_u32_elems(eiu_node,
311fe46e503SJohn Crispin 							 "lantiq,eiu-irqs");
312d32caf94SJohn Crispin 
313d32caf94SJohn Crispin 		if (exin_avail > MAX_EIU)
314d32caf94SJohn Crispin 			exin_avail = MAX_EIU;
315d32caf94SJohn Crispin 
316fe46e503SJohn Crispin 		ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
317d32caf94SJohn Crispin 						ltq_eiu_irq, exin_avail);
318fe46e503SJohn Crispin 		if (ret)
319d32caf94SJohn Crispin 			panic("failed to load external irq resources");
320d32caf94SJohn Crispin 
3216e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
3226e807852SHauke Mehrtens 							res.name))
323d32caf94SJohn Crispin 			pr_err("Failed to request eiu memory");
324d32caf94SJohn Crispin 
325d32caf94SJohn Crispin 		ltq_eiu_membase = ioremap_nocache(res.start,
326d32caf94SJohn Crispin 							resource_size(&res));
327d32caf94SJohn Crispin 		if (!ltq_eiu_membase)
328d32caf94SJohn Crispin 			panic("Failed to remap eiu memory");
329d32caf94SJohn Crispin 	}
330d32caf94SJohn Crispin 
3313645da02SJohn Crispin 	return 0;
332171bb2f1SJohn Crispin }
333171bb2f1SJohn Crispin 
334a669efc4SAndrew Bresticker int get_c0_perfcount_int(void)
335a669efc4SAndrew Bresticker {
336a669efc4SAndrew Bresticker 	return ltq_perfcount_irq;
337a669efc4SAndrew Bresticker }
3380cb0985fSFelix Fietkau EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
339a669efc4SAndrew Bresticker 
340078a55fcSPaul Gortmaker unsigned int get_c0_compare_int(void)
341171bb2f1SJohn Crispin {
342390d1b46SHauke Mehrtens 	return CP0_LEGACY_COMPARE_IRQ;
343171bb2f1SJohn Crispin }
3443645da02SJohn Crispin 
34564a95283SPetr Cvek static const struct of_device_id of_irq_ids[] __initconst = {
3463645da02SJohn Crispin 	{ .compatible = "lantiq,icu", .data = icu_of_init },
3473645da02SJohn Crispin 	{},
3483645da02SJohn Crispin };
3493645da02SJohn Crispin 
3503645da02SJohn Crispin void __init arch_init_irq(void)
3513645da02SJohn Crispin {
3523645da02SJohn Crispin 	of_irq_init(of_irq_ids);
3533645da02SJohn Crispin }
354