xref: /openbmc/linux/arch/mips/lantiq/irq.c (revision d2912cb15bdda8ba4a5dd73396ad62641af2f520)
1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2171bb2f1SJohn Crispin /*
3171bb2f1SJohn Crispin  *
497b92108SJohn Crispin  * Copyright (C) 2010 John Crispin <john@phrozen.org>
5171bb2f1SJohn Crispin  * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
6171bb2f1SJohn Crispin  */
7171bb2f1SJohn Crispin 
8171bb2f1SJohn Crispin #include <linux/interrupt.h>
9171bb2f1SJohn Crispin #include <linux/ioport.h>
103645da02SJohn Crispin #include <linux/sched.h>
113645da02SJohn Crispin #include <linux/irqdomain.h>
123645da02SJohn Crispin #include <linux/of_platform.h>
133645da02SJohn Crispin #include <linux/of_address.h>
143645da02SJohn Crispin #include <linux/of_irq.h>
15171bb2f1SJohn Crispin 
16171bb2f1SJohn Crispin #include <asm/bootinfo.h>
17171bb2f1SJohn Crispin #include <asm/irq_cpu.h>
18171bb2f1SJohn Crispin 
19171bb2f1SJohn Crispin #include <lantiq_soc.h>
20171bb2f1SJohn Crispin #include <irq.h>
21171bb2f1SJohn Crispin 
223645da02SJohn Crispin /* register definitions - internal irqs */
23171bb2f1SJohn Crispin #define LTQ_ICU_IM0_ISR		0x0000
24171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IER		0x0008
25171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IOSR	0x0010
26171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IRSR	0x0018
27171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IMR		0x0020
28171bb2f1SJohn Crispin #define LTQ_ICU_IM1_ISR		0x0028
29171bb2f1SJohn Crispin #define LTQ_ICU_OFFSET		(LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
30171bb2f1SJohn Crispin 
313645da02SJohn Crispin /* register definitions - external irqs */
32171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C		0x0000
33171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC	0x0004
3426365625SJohn Crispin #define LTQ_EIU_EXIN_INC	0x0008
35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN	0x000C
36171bb2f1SJohn Crispin 
3726365625SJohn Crispin /* number of external interrupts */
38171bb2f1SJohn Crispin #define MAX_EIU			6
39171bb2f1SJohn Crispin 
4059c11579SJohn Crispin /* the performance counter */
4159c11579SJohn Crispin #define LTQ_PERF_IRQ		(INT_NUM_IM4_IRL0 + 31)
4259c11579SJohn Crispin 
433645da02SJohn Crispin /*
443645da02SJohn Crispin  * irqs generated by devices attached to the EBU need to be acked in
45171bb2f1SJohn Crispin  * a special manner
46171bb2f1SJohn Crispin  */
47171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ		22
48171bb2f1SJohn Crispin 
4961fa969fSJohn Crispin #define ltq_icu_w32(m, x, y)	ltq_w32((x), ltq_icu_membase[m] + (y))
5061fa969fSJohn Crispin #define ltq_icu_r32(m, x)	ltq_r32(ltq_icu_membase[m] + (x))
51171bb2f1SJohn Crispin 
52171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y)	ltq_w32((x), ltq_eiu_membase + (y))
53171bb2f1SJohn Crispin #define ltq_eiu_r32(x)		ltq_r32(ltq_eiu_membase + (x))
54171bb2f1SJohn Crispin 
55a8d096efSJohn Crispin /* our 2 ipi interrupts for VSMP */
56a8d096efSJohn Crispin #define MIPS_CPU_IPI_RESCHED_IRQ	0
57a8d096efSJohn Crispin #define MIPS_CPU_IPI_CALL_IRQ		1
58a8d096efSJohn Crispin 
593645da02SJohn Crispin /* we have a cascade of 8 irqs */
603645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE		8
613645da02SJohn Crispin 
623645da02SJohn Crispin static int exin_avail;
63fe46e503SJohn Crispin static u32 ltq_eiu_irq[MAX_EIU];
6461fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM];
65171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase;
66c2c9c788SJohn Crispin static struct irq_domain *ltq_domain;
67a669efc4SAndrew Bresticker static int ltq_perfcount_irq;
68171bb2f1SJohn Crispin 
6926365625SJohn Crispin int ltq_eiu_get_irq(int exin)
7026365625SJohn Crispin {
7126365625SJohn Crispin 	if (exin < exin_avail)
72fe46e503SJohn Crispin 		return ltq_eiu_irq[exin];
7326365625SJohn Crispin 	return -1;
7426365625SJohn Crispin }
7526365625SJohn Crispin 
76171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d)
77171bb2f1SJohn Crispin {
78171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
793645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
8061fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
81171bb2f1SJohn Crispin 
823645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
8361fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
84171bb2f1SJohn Crispin }
85171bb2f1SJohn Crispin 
86171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d)
87171bb2f1SJohn Crispin {
88171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
89171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
903645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
9161fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
92171bb2f1SJohn Crispin 
933645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
9461fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
9561fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
96171bb2f1SJohn Crispin }
97171bb2f1SJohn Crispin 
98171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d)
99171bb2f1SJohn Crispin {
100171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
1013645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
10261fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
103171bb2f1SJohn Crispin 
1043645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
10561fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
106171bb2f1SJohn Crispin }
107171bb2f1SJohn Crispin 
108171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d)
109171bb2f1SJohn Crispin {
110171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
1113645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
11261fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
113171bb2f1SJohn Crispin 
1143645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
11561fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
116171bb2f1SJohn Crispin }
117171bb2f1SJohn Crispin 
11826365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
11926365625SJohn Crispin {
12026365625SJohn Crispin 	int i;
12126365625SJohn Crispin 
122f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
123fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
12426365625SJohn Crispin 			int val = 0;
12526365625SJohn Crispin 			int edge = 0;
12626365625SJohn Crispin 
12726365625SJohn Crispin 			switch (type) {
12826365625SJohn Crispin 			case IRQF_TRIGGER_NONE:
12926365625SJohn Crispin 				break;
13026365625SJohn Crispin 			case IRQF_TRIGGER_RISING:
13126365625SJohn Crispin 				val = 1;
13226365625SJohn Crispin 				edge = 1;
13326365625SJohn Crispin 				break;
13426365625SJohn Crispin 			case IRQF_TRIGGER_FALLING:
13526365625SJohn Crispin 				val = 2;
13626365625SJohn Crispin 				edge = 1;
13726365625SJohn Crispin 				break;
13826365625SJohn Crispin 			case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
13926365625SJohn Crispin 				val = 3;
14026365625SJohn Crispin 				edge = 1;
14126365625SJohn Crispin 				break;
14226365625SJohn Crispin 			case IRQF_TRIGGER_HIGH:
14326365625SJohn Crispin 				val = 5;
14426365625SJohn Crispin 				break;
14526365625SJohn Crispin 			case IRQF_TRIGGER_LOW:
14626365625SJohn Crispin 				val = 6;
14726365625SJohn Crispin 				break;
14826365625SJohn Crispin 			default:
14926365625SJohn Crispin 				pr_err("invalid type %d for irq %ld\n",
15026365625SJohn Crispin 					type, d->hwirq);
15126365625SJohn Crispin 				return -EINVAL;
15226365625SJohn Crispin 			}
15326365625SJohn Crispin 
15426365625SJohn Crispin 			if (edge)
15526365625SJohn Crispin 				irq_set_handler(d->hwirq, handle_edge_irq);
15626365625SJohn Crispin 
15726365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
15826365625SJohn Crispin 				(val << (i * 4)), LTQ_EIU_EXIN_C);
15926365625SJohn Crispin 		}
16026365625SJohn Crispin 	}
16126365625SJohn Crispin 
16226365625SJohn Crispin 	return 0;
16326365625SJohn Crispin }
16426365625SJohn Crispin 
165171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
166171bb2f1SJohn Crispin {
167171bb2f1SJohn Crispin 	int i;
168171bb2f1SJohn Crispin 
169171bb2f1SJohn Crispin 	ltq_enable_irq(d);
170f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
171fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
17226365625SJohn Crispin 			/* by default we are low level triggered */
17326365625SJohn Crispin 			ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
174171bb2f1SJohn Crispin 			/* clear all pending */
17526365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
17626365625SJohn Crispin 				LTQ_EIU_EXIN_INC);
177171bb2f1SJohn Crispin 			/* enable */
1783645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
179171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
180171bb2f1SJohn Crispin 			break;
181171bb2f1SJohn Crispin 		}
182171bb2f1SJohn Crispin 	}
183171bb2f1SJohn Crispin 
184171bb2f1SJohn Crispin 	return 0;
185171bb2f1SJohn Crispin }
186171bb2f1SJohn Crispin 
187171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d)
188171bb2f1SJohn Crispin {
189171bb2f1SJohn Crispin 	int i;
190171bb2f1SJohn Crispin 
191171bb2f1SJohn Crispin 	ltq_disable_irq(d);
192f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
193fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
194171bb2f1SJohn Crispin 			/* disable */
1953645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
196171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
197171bb2f1SJohn Crispin 			break;
198171bb2f1SJohn Crispin 		}
199171bb2f1SJohn Crispin 	}
200171bb2f1SJohn Crispin }
201171bb2f1SJohn Crispin 
202171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = {
203891ab064SSudip Mukherjee 	.name = "icu",
204171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
205171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
206171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
207171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
208171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
209171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
210171bb2f1SJohn Crispin };
211171bb2f1SJohn Crispin 
212171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = {
213891ab064SSudip Mukherjee 	.name = "eiu",
214171bb2f1SJohn Crispin 	.irq_startup = ltq_startup_eiu_irq,
215171bb2f1SJohn Crispin 	.irq_shutdown = ltq_shutdown_eiu_irq,
216171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
217171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
218171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
219171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
220171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
221171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
22226365625SJohn Crispin 	.irq_set_type = ltq_eiu_settype,
223171bb2f1SJohn Crispin };
224171bb2f1SJohn Crispin 
2252b4dba55SHauke Mehrtens static void ltq_hw_irq_handler(struct irq_desc *desc)
226171bb2f1SJohn Crispin {
2272b4dba55SHauke Mehrtens 	int module = irq_desc_get_irq(desc) - 2;
228171bb2f1SJohn Crispin 	u32 irq;
2292b4dba55SHauke Mehrtens 	int hwirq;
230171bb2f1SJohn Crispin 
23161fa969fSJohn Crispin 	irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
232171bb2f1SJohn Crispin 	if (irq == 0)
233171bb2f1SJohn Crispin 		return;
234171bb2f1SJohn Crispin 
2353645da02SJohn Crispin 	/*
2363645da02SJohn Crispin 	 * silicon bug causes only the msb set to 1 to be valid. all
237171bb2f1SJohn Crispin 	 * other bits might be bogus
238171bb2f1SJohn Crispin 	 */
239171bb2f1SJohn Crispin 	irq = __fls(irq);
2402b4dba55SHauke Mehrtens 	hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module);
2412b4dba55SHauke Mehrtens 	generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq));
242171bb2f1SJohn Crispin 
243171bb2f1SJohn Crispin 	/* if this is a EBU irq, we need to ack it or get a deadlock */
2443645da02SJohn Crispin 	if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
245171bb2f1SJohn Crispin 		ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
246171bb2f1SJohn Crispin 			LTQ_EBU_PCC_ISTAT);
247171bb2f1SJohn Crispin }
248171bb2f1SJohn Crispin 
2493645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
2503645da02SJohn Crispin {
2513645da02SJohn Crispin 	struct irq_chip *chip = &ltq_irq_type;
2523645da02SJohn Crispin 	int i;
2533645da02SJohn Crispin 
2549c1628b6SJohn Crispin 	if (hw < MIPS_CPU_IRQ_CASCADE)
2559c1628b6SJohn Crispin 		return 0;
2569c1628b6SJohn Crispin 
2573645da02SJohn Crispin 	for (i = 0; i < exin_avail; i++)
258fe46e503SJohn Crispin 		if (hw == ltq_eiu_irq[i])
2593645da02SJohn Crispin 			chip = &ltq_eiu_type;
2603645da02SJohn Crispin 
2617bf0d5e8SHauke Mehrtens 	irq_set_chip_and_handler(irq, chip, handle_level_irq);
2623645da02SJohn Crispin 
2633645da02SJohn Crispin 	return 0;
2643645da02SJohn Crispin }
2653645da02SJohn Crispin 
2663645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = {
2673645da02SJohn Crispin 	.xlate = irq_domain_xlate_onetwocell,
2683645da02SJohn Crispin 	.map = icu_map,
2693645da02SJohn Crispin };
2703645da02SJohn Crispin 
2713645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent)
272171bb2f1SJohn Crispin {
2733645da02SJohn Crispin 	struct device_node *eiu_node;
2743645da02SJohn Crispin 	struct resource res;
27526365625SJohn Crispin 	int i, ret;
276171bb2f1SJohn Crispin 
27761fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
27861fa969fSJohn Crispin 		if (of_address_to_resource(node, i, &res))
2793645da02SJohn Crispin 			panic("Failed to get icu memory range");
280171bb2f1SJohn Crispin 
2816e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
2826e807852SHauke Mehrtens 					res.name))
2833645da02SJohn Crispin 			pr_err("Failed to request icu memory");
284171bb2f1SJohn Crispin 
28561fa969fSJohn Crispin 		ltq_icu_membase[i] = ioremap_nocache(res.start,
28661fa969fSJohn Crispin 					resource_size(&res));
28761fa969fSJohn Crispin 		if (!ltq_icu_membase[i])
288ab75dc02SRalf Baechle 			panic("Failed to remap icu memory");
28961fa969fSJohn Crispin 	}
290171bb2f1SJohn Crispin 
29116f70b56SJohn Crispin 	/* turn off all irqs by default */
29261fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
293171bb2f1SJohn Crispin 		/* make sure all irqs are turned off by default */
29461fa969fSJohn Crispin 		ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
295171bb2f1SJohn Crispin 		/* clear all possibly pending interrupts */
29661fa969fSJohn Crispin 		ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
29716f70b56SJohn Crispin 	}
298171bb2f1SJohn Crispin 
299171bb2f1SJohn Crispin 	mips_cpu_irq_init();
300171bb2f1SJohn Crispin 
30161fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++)
3026c356edaSFelix Fietkau 		irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
303171bb2f1SJohn Crispin 
304c2c9c788SJohn Crispin 	ltq_domain = irq_domain_add_linear(node,
30561fa969fSJohn Crispin 		(MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
3063645da02SJohn Crispin 		&irq_domain_ops, 0);
307171bb2f1SJohn Crispin 
30859c11579SJohn Crispin 	/* tell oprofile which irq to use */
309a669efc4SAndrew Bresticker 	ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
310c2c9c788SJohn Crispin 
311d32caf94SJohn Crispin 	/* the external interrupts are optional and xway only */
312d32caf94SJohn Crispin 	eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
313d32caf94SJohn Crispin 	if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
314d32caf94SJohn Crispin 		/* find out how many external irq sources we have */
315fe46e503SJohn Crispin 		exin_avail = of_property_count_u32_elems(eiu_node,
316fe46e503SJohn Crispin 							 "lantiq,eiu-irqs");
317d32caf94SJohn Crispin 
318d32caf94SJohn Crispin 		if (exin_avail > MAX_EIU)
319d32caf94SJohn Crispin 			exin_avail = MAX_EIU;
320d32caf94SJohn Crispin 
321fe46e503SJohn Crispin 		ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
322d32caf94SJohn Crispin 						ltq_eiu_irq, exin_avail);
323fe46e503SJohn Crispin 		if (ret)
324d32caf94SJohn Crispin 			panic("failed to load external irq resources");
325d32caf94SJohn Crispin 
3266e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
3276e807852SHauke Mehrtens 							res.name))
328d32caf94SJohn Crispin 			pr_err("Failed to request eiu memory");
329d32caf94SJohn Crispin 
330d32caf94SJohn Crispin 		ltq_eiu_membase = ioremap_nocache(res.start,
331d32caf94SJohn Crispin 							resource_size(&res));
332d32caf94SJohn Crispin 		if (!ltq_eiu_membase)
333d32caf94SJohn Crispin 			panic("Failed to remap eiu memory");
334d32caf94SJohn Crispin 	}
335d32caf94SJohn Crispin 
3363645da02SJohn Crispin 	return 0;
337171bb2f1SJohn Crispin }
338171bb2f1SJohn Crispin 
339a669efc4SAndrew Bresticker int get_c0_perfcount_int(void)
340a669efc4SAndrew Bresticker {
341a669efc4SAndrew Bresticker 	return ltq_perfcount_irq;
342a669efc4SAndrew Bresticker }
3430cb0985fSFelix Fietkau EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
344a669efc4SAndrew Bresticker 
345078a55fcSPaul Gortmaker unsigned int get_c0_compare_int(void)
346171bb2f1SJohn Crispin {
347390d1b46SHauke Mehrtens 	return CP0_LEGACY_COMPARE_IRQ;
348171bb2f1SJohn Crispin }
3493645da02SJohn Crispin 
3503645da02SJohn Crispin static struct of_device_id __initdata of_irq_ids[] = {
3513645da02SJohn Crispin 	{ .compatible = "lantiq,icu", .data = icu_of_init },
3523645da02SJohn Crispin 	{},
3533645da02SJohn Crispin };
3543645da02SJohn Crispin 
3553645da02SJohn Crispin void __init arch_init_irq(void)
3563645da02SJohn Crispin {
3573645da02SJohn Crispin 	of_irq_init(of_irq_ids);
3583645da02SJohn Crispin }
359