1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2171bb2f1SJohn Crispin /* 3171bb2f1SJohn Crispin * 497b92108SJohn Crispin * Copyright (C) 2010 John Crispin <john@phrozen.org> 5171bb2f1SJohn Crispin * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com> 6171bb2f1SJohn Crispin */ 7171bb2f1SJohn Crispin 8171bb2f1SJohn Crispin #include <linux/interrupt.h> 9171bb2f1SJohn Crispin #include <linux/ioport.h> 103645da02SJohn Crispin #include <linux/sched.h> 113645da02SJohn Crispin #include <linux/irqdomain.h> 123645da02SJohn Crispin #include <linux/of_platform.h> 133645da02SJohn Crispin #include <linux/of_address.h> 143645da02SJohn Crispin #include <linux/of_irq.h> 15171bb2f1SJohn Crispin 16171bb2f1SJohn Crispin #include <asm/bootinfo.h> 17171bb2f1SJohn Crispin #include <asm/irq_cpu.h> 18171bb2f1SJohn Crispin 19171bb2f1SJohn Crispin #include <lantiq_soc.h> 20171bb2f1SJohn Crispin #include <irq.h> 21171bb2f1SJohn Crispin 223645da02SJohn Crispin /* register definitions - internal irqs */ 23f0dd3001SPetr Cvek #define LTQ_ICU_ISR 0x0000 24f0dd3001SPetr Cvek #define LTQ_ICU_IER 0x0008 25f0dd3001SPetr Cvek #define LTQ_ICU_IOSR 0x0010 26f0dd3001SPetr Cvek #define LTQ_ICU_IRSR 0x0018 27f0dd3001SPetr Cvek #define LTQ_ICU_IMR 0x0020 28171bb2f1SJohn Crispin 2985cf2c37SPetr Cvek #define LTQ_ICU_IM_SIZE 0x28 30171bb2f1SJohn Crispin 313645da02SJohn Crispin /* register definitions - external irqs */ 32171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C 0x0000 33171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC 0x0004 3426365625SJohn Crispin #define LTQ_EIU_EXIN_INC 0x0008 35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN 0x000C 36171bb2f1SJohn Crispin 3726365625SJohn Crispin /* number of external interrupts */ 38171bb2f1SJohn Crispin #define MAX_EIU 6 39171bb2f1SJohn Crispin 4059c11579SJohn Crispin /* the performance counter */ 4159c11579SJohn Crispin #define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31) 4259c11579SJohn Crispin 433645da02SJohn Crispin /* 443645da02SJohn Crispin * irqs generated by devices attached to the EBU need to be acked in 45171bb2f1SJohn Crispin * a special manner 46171bb2f1SJohn Crispin */ 47171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ 22 48171bb2f1SJohn Crispin 4985cf2c37SPetr Cvek #define ltq_icu_w32(vpe, m, x, y) \ 5085cf2c37SPetr Cvek ltq_w32((x), ltq_icu_membase[vpe] + m*LTQ_ICU_IM_SIZE + (y)) 5185cf2c37SPetr Cvek 5285cf2c37SPetr Cvek #define ltq_icu_r32(vpe, m, x) \ 5385cf2c37SPetr Cvek ltq_r32(ltq_icu_membase[vpe] + m*LTQ_ICU_IM_SIZE + (x)) 54171bb2f1SJohn Crispin 55171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y)) 56171bb2f1SJohn Crispin #define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x)) 57171bb2f1SJohn Crispin 583645da02SJohn Crispin /* we have a cascade of 8 irqs */ 593645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE 8 603645da02SJohn Crispin 613645da02SJohn Crispin static int exin_avail; 62fe46e503SJohn Crispin static u32 ltq_eiu_irq[MAX_EIU]; 6385cf2c37SPetr Cvek static void __iomem *ltq_icu_membase[NR_CPUS]; 64171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase; 65c2c9c788SJohn Crispin static struct irq_domain *ltq_domain; 6685cf2c37SPetr Cvek static DEFINE_SPINLOCK(ltq_eiu_lock); 6785cf2c37SPetr Cvek static DEFINE_RAW_SPINLOCK(ltq_icu_lock); 68a669efc4SAndrew Bresticker static int ltq_perfcount_irq; 69171bb2f1SJohn Crispin 7026365625SJohn Crispin int ltq_eiu_get_irq(int exin) 7126365625SJohn Crispin { 7226365625SJohn Crispin if (exin < exin_avail) 73fe46e503SJohn Crispin return ltq_eiu_irq[exin]; 7426365625SJohn Crispin return -1; 7526365625SJohn Crispin } 7626365625SJohn Crispin 77171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d) 78171bb2f1SJohn Crispin { 7939588164SPetr Cvek unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 8039588164SPetr Cvek unsigned long im = offset / INT_NUM_IM_OFFSET; 8185cf2c37SPetr Cvek unsigned long flags; 8285cf2c37SPetr Cvek int vpe; 83171bb2f1SJohn Crispin 843645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 8585cf2c37SPetr Cvek 8685cf2c37SPetr Cvek raw_spin_lock_irqsave(<q_icu_lock, flags); 8785cf2c37SPetr Cvek for_each_present_cpu(vpe) { 8885cf2c37SPetr Cvek ltq_icu_w32(vpe, im, 8985cf2c37SPetr Cvek ltq_icu_r32(vpe, im, LTQ_ICU_IER) & ~BIT(offset), 90f0dd3001SPetr Cvek LTQ_ICU_IER); 91171bb2f1SJohn Crispin } 9285cf2c37SPetr Cvek raw_spin_unlock_irqrestore(<q_icu_lock, flags); 93171bb2f1SJohn Crispin } 94171bb2f1SJohn Crispin 95171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d) 96171bb2f1SJohn Crispin { 9739588164SPetr Cvek unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 9839588164SPetr Cvek unsigned long im = offset / INT_NUM_IM_OFFSET; 9985cf2c37SPetr Cvek unsigned long flags; 10085cf2c37SPetr Cvek int vpe; 101171bb2f1SJohn Crispin 1023645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 10385cf2c37SPetr Cvek 10485cf2c37SPetr Cvek raw_spin_lock_irqsave(<q_icu_lock, flags); 10585cf2c37SPetr Cvek for_each_present_cpu(vpe) { 10685cf2c37SPetr Cvek ltq_icu_w32(vpe, im, 10785cf2c37SPetr Cvek ltq_icu_r32(vpe, im, LTQ_ICU_IER) & ~BIT(offset), 108f0dd3001SPetr Cvek LTQ_ICU_IER); 10985cf2c37SPetr Cvek ltq_icu_w32(vpe, im, BIT(offset), LTQ_ICU_ISR); 11085cf2c37SPetr Cvek } 11185cf2c37SPetr Cvek raw_spin_unlock_irqrestore(<q_icu_lock, flags); 112171bb2f1SJohn Crispin } 113171bb2f1SJohn Crispin 114171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d) 115171bb2f1SJohn Crispin { 11639588164SPetr Cvek unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 11739588164SPetr Cvek unsigned long im = offset / INT_NUM_IM_OFFSET; 11885cf2c37SPetr Cvek unsigned long flags; 11985cf2c37SPetr Cvek int vpe; 120171bb2f1SJohn Crispin 1213645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 12285cf2c37SPetr Cvek 12385cf2c37SPetr Cvek raw_spin_lock_irqsave(<q_icu_lock, flags); 12485cf2c37SPetr Cvek for_each_present_cpu(vpe) { 12585cf2c37SPetr Cvek ltq_icu_w32(vpe, im, BIT(offset), LTQ_ICU_ISR); 12685cf2c37SPetr Cvek } 12785cf2c37SPetr Cvek raw_spin_unlock_irqrestore(<q_icu_lock, flags); 128171bb2f1SJohn Crispin } 129171bb2f1SJohn Crispin 130171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d) 131171bb2f1SJohn Crispin { 13239588164SPetr Cvek unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 13339588164SPetr Cvek unsigned long im = offset / INT_NUM_IM_OFFSET; 13485cf2c37SPetr Cvek unsigned long flags; 13585cf2c37SPetr Cvek int vpe; 136171bb2f1SJohn Crispin 1373645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 13885cf2c37SPetr Cvek 13985cf2c37SPetr Cvek vpe = cpumask_first(irq_data_get_effective_affinity_mask(d)); 14085cf2c37SPetr Cvek 14185cf2c37SPetr Cvek /* This shouldn't be even possible, maybe during CPU hotplug spam */ 14285cf2c37SPetr Cvek if (unlikely(vpe >= nr_cpu_ids)) 14385cf2c37SPetr Cvek vpe = smp_processor_id(); 14485cf2c37SPetr Cvek 14585cf2c37SPetr Cvek raw_spin_lock_irqsave(<q_icu_lock, flags); 14685cf2c37SPetr Cvek 14785cf2c37SPetr Cvek ltq_icu_w32(vpe, im, ltq_icu_r32(vpe, im, LTQ_ICU_IER) | BIT(offset), 148f0dd3001SPetr Cvek LTQ_ICU_IER); 14985cf2c37SPetr Cvek 15085cf2c37SPetr Cvek raw_spin_unlock_irqrestore(<q_icu_lock, flags); 151171bb2f1SJohn Crispin } 152171bb2f1SJohn Crispin 15326365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type) 15426365625SJohn Crispin { 15526365625SJohn Crispin int i; 15685cf2c37SPetr Cvek unsigned long flags; 15726365625SJohn Crispin 158f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 159fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 16026365625SJohn Crispin int val = 0; 16126365625SJohn Crispin int edge = 0; 16226365625SJohn Crispin 16326365625SJohn Crispin switch (type) { 16426365625SJohn Crispin case IRQF_TRIGGER_NONE: 16526365625SJohn Crispin break; 16626365625SJohn Crispin case IRQF_TRIGGER_RISING: 16726365625SJohn Crispin val = 1; 16826365625SJohn Crispin edge = 1; 16926365625SJohn Crispin break; 17026365625SJohn Crispin case IRQF_TRIGGER_FALLING: 17126365625SJohn Crispin val = 2; 17226365625SJohn Crispin edge = 1; 17326365625SJohn Crispin break; 17426365625SJohn Crispin case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING: 17526365625SJohn Crispin val = 3; 17626365625SJohn Crispin edge = 1; 17726365625SJohn Crispin break; 17826365625SJohn Crispin case IRQF_TRIGGER_HIGH: 17926365625SJohn Crispin val = 5; 18026365625SJohn Crispin break; 18126365625SJohn Crispin case IRQF_TRIGGER_LOW: 18226365625SJohn Crispin val = 6; 18326365625SJohn Crispin break; 18426365625SJohn Crispin default: 18526365625SJohn Crispin pr_err("invalid type %d for irq %ld\n", 18626365625SJohn Crispin type, d->hwirq); 18726365625SJohn Crispin return -EINVAL; 18826365625SJohn Crispin } 18926365625SJohn Crispin 19026365625SJohn Crispin if (edge) 19126365625SJohn Crispin irq_set_handler(d->hwirq, handle_edge_irq); 19226365625SJohn Crispin 19385cf2c37SPetr Cvek spin_lock_irqsave(<q_eiu_lock, flags); 194ba1bc0fcSPetr Cvek ltq_eiu_w32((ltq_eiu_r32(LTQ_EIU_EXIN_C) & 195ba1bc0fcSPetr Cvek (~(7 << (i * 4)))) | (val << (i * 4)), 196ba1bc0fcSPetr Cvek LTQ_EIU_EXIN_C); 19785cf2c37SPetr Cvek spin_unlock_irqrestore(<q_eiu_lock, flags); 19826365625SJohn Crispin } 19926365625SJohn Crispin } 20026365625SJohn Crispin 20126365625SJohn Crispin return 0; 20226365625SJohn Crispin } 20326365625SJohn Crispin 204171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d) 205171bb2f1SJohn Crispin { 206171bb2f1SJohn Crispin int i; 207171bb2f1SJohn Crispin 208171bb2f1SJohn Crispin ltq_enable_irq(d); 209f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 210fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 21126365625SJohn Crispin /* by default we are low level triggered */ 21226365625SJohn Crispin ltq_eiu_settype(d, IRQF_TRIGGER_LOW); 213171bb2f1SJohn Crispin /* clear all pending */ 21426365625SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i), 21526365625SJohn Crispin LTQ_EIU_EXIN_INC); 216171bb2f1SJohn Crispin /* enable */ 2173645da02SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i), 218171bb2f1SJohn Crispin LTQ_EIU_EXIN_INEN); 219171bb2f1SJohn Crispin break; 220171bb2f1SJohn Crispin } 221171bb2f1SJohn Crispin } 222171bb2f1SJohn Crispin 223171bb2f1SJohn Crispin return 0; 224171bb2f1SJohn Crispin } 225171bb2f1SJohn Crispin 226171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d) 227171bb2f1SJohn Crispin { 228171bb2f1SJohn Crispin int i; 229171bb2f1SJohn Crispin 230171bb2f1SJohn Crispin ltq_disable_irq(d); 231f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 232fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 233171bb2f1SJohn Crispin /* disable */ 2343645da02SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i), 235171bb2f1SJohn Crispin LTQ_EIU_EXIN_INEN); 236171bb2f1SJohn Crispin break; 237171bb2f1SJohn Crispin } 238171bb2f1SJohn Crispin } 239171bb2f1SJohn Crispin } 240171bb2f1SJohn Crispin 24185cf2c37SPetr Cvek #if defined(CONFIG_SMP) 24285cf2c37SPetr Cvek static int ltq_icu_irq_set_affinity(struct irq_data *d, 24385cf2c37SPetr Cvek const struct cpumask *cpumask, bool force) 24485cf2c37SPetr Cvek { 24585cf2c37SPetr Cvek struct cpumask tmask; 24685cf2c37SPetr Cvek 24785cf2c37SPetr Cvek if (!cpumask_and(&tmask, cpumask, cpu_online_mask)) 24885cf2c37SPetr Cvek return -EINVAL; 24985cf2c37SPetr Cvek 25085cf2c37SPetr Cvek irq_data_update_effective_affinity(d, &tmask); 25185cf2c37SPetr Cvek 25285cf2c37SPetr Cvek return IRQ_SET_MASK_OK; 25385cf2c37SPetr Cvek } 25485cf2c37SPetr Cvek #endif 25585cf2c37SPetr Cvek 256171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = { 257891ab064SSudip Mukherjee .name = "icu", 258171bb2f1SJohn Crispin .irq_enable = ltq_enable_irq, 259171bb2f1SJohn Crispin .irq_disable = ltq_disable_irq, 260171bb2f1SJohn Crispin .irq_unmask = ltq_enable_irq, 261171bb2f1SJohn Crispin .irq_ack = ltq_ack_irq, 262171bb2f1SJohn Crispin .irq_mask = ltq_disable_irq, 263171bb2f1SJohn Crispin .irq_mask_ack = ltq_mask_and_ack_irq, 26485cf2c37SPetr Cvek #if defined(CONFIG_SMP) 26585cf2c37SPetr Cvek .irq_set_affinity = ltq_icu_irq_set_affinity, 26685cf2c37SPetr Cvek #endif 267171bb2f1SJohn Crispin }; 268171bb2f1SJohn Crispin 269171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = { 270891ab064SSudip Mukherjee .name = "eiu", 271171bb2f1SJohn Crispin .irq_startup = ltq_startup_eiu_irq, 272171bb2f1SJohn Crispin .irq_shutdown = ltq_shutdown_eiu_irq, 273171bb2f1SJohn Crispin .irq_enable = ltq_enable_irq, 274171bb2f1SJohn Crispin .irq_disable = ltq_disable_irq, 275171bb2f1SJohn Crispin .irq_unmask = ltq_enable_irq, 276171bb2f1SJohn Crispin .irq_ack = ltq_ack_irq, 277171bb2f1SJohn Crispin .irq_mask = ltq_disable_irq, 278171bb2f1SJohn Crispin .irq_mask_ack = ltq_mask_and_ack_irq, 27926365625SJohn Crispin .irq_set_type = ltq_eiu_settype, 28085cf2c37SPetr Cvek #if defined(CONFIG_SMP) 28185cf2c37SPetr Cvek .irq_set_affinity = ltq_icu_irq_set_affinity, 28285cf2c37SPetr Cvek #endif 283171bb2f1SJohn Crispin }; 284171bb2f1SJohn Crispin 2852b4dba55SHauke Mehrtens static void ltq_hw_irq_handler(struct irq_desc *desc) 286171bb2f1SJohn Crispin { 28739588164SPetr Cvek unsigned int module = irq_desc_get_irq(desc) - 2; 288171bb2f1SJohn Crispin u32 irq; 28939588164SPetr Cvek irq_hw_number_t hwirq; 29085cf2c37SPetr Cvek int vpe = smp_processor_id(); 291171bb2f1SJohn Crispin 29285cf2c37SPetr Cvek irq = ltq_icu_r32(vpe, module, LTQ_ICU_IOSR); 293171bb2f1SJohn Crispin if (irq == 0) 294171bb2f1SJohn Crispin return; 295171bb2f1SJohn Crispin 2963645da02SJohn Crispin /* 2973645da02SJohn Crispin * silicon bug causes only the msb set to 1 to be valid. all 298171bb2f1SJohn Crispin * other bits might be bogus 299171bb2f1SJohn Crispin */ 300171bb2f1SJohn Crispin irq = __fls(irq); 3012b4dba55SHauke Mehrtens hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module); 3022b4dba55SHauke Mehrtens generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq)); 303171bb2f1SJohn Crispin 304171bb2f1SJohn Crispin /* if this is a EBU irq, we need to ack it or get a deadlock */ 305*c6f2a9e1SNathan Chancellor if (irq == LTQ_ICU_EBU_IRQ && !module && LTQ_EBU_PCC_ISTAT != 0) 306171bb2f1SJohn Crispin ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10, 307171bb2f1SJohn Crispin LTQ_EBU_PCC_ISTAT); 308171bb2f1SJohn Crispin } 309171bb2f1SJohn Crispin 3103645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) 3113645da02SJohn Crispin { 3123645da02SJohn Crispin struct irq_chip *chip = <q_irq_type; 31385cf2c37SPetr Cvek struct irq_data *data; 3143645da02SJohn Crispin int i; 3153645da02SJohn Crispin 3169c1628b6SJohn Crispin if (hw < MIPS_CPU_IRQ_CASCADE) 3179c1628b6SJohn Crispin return 0; 3189c1628b6SJohn Crispin 3193645da02SJohn Crispin for (i = 0; i < exin_avail; i++) 320fe46e503SJohn Crispin if (hw == ltq_eiu_irq[i]) 3213645da02SJohn Crispin chip = <q_eiu_type; 3223645da02SJohn Crispin 32385cf2c37SPetr Cvek data = irq_get_irq_data(irq); 32485cf2c37SPetr Cvek 32585cf2c37SPetr Cvek irq_data_update_effective_affinity(data, cpumask_of(0)); 32685cf2c37SPetr Cvek 3277bf0d5e8SHauke Mehrtens irq_set_chip_and_handler(irq, chip, handle_level_irq); 3283645da02SJohn Crispin 3293645da02SJohn Crispin return 0; 3303645da02SJohn Crispin } 3313645da02SJohn Crispin 3323645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = { 3333645da02SJohn Crispin .xlate = irq_domain_xlate_onetwocell, 3343645da02SJohn Crispin .map = icu_map, 3353645da02SJohn Crispin }; 3363645da02SJohn Crispin 3373645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent) 338171bb2f1SJohn Crispin { 3393645da02SJohn Crispin struct device_node *eiu_node; 3403645da02SJohn Crispin struct resource res; 34185cf2c37SPetr Cvek int i, ret, vpe; 342171bb2f1SJohn Crispin 34385cf2c37SPetr Cvek /* load register regions of available ICUs */ 34485cf2c37SPetr Cvek for_each_possible_cpu(vpe) { 34585cf2c37SPetr Cvek if (of_address_to_resource(node, vpe, &res)) 34685cf2c37SPetr Cvek panic("Failed to get icu%i memory range", vpe); 347171bb2f1SJohn Crispin 3486e807852SHauke Mehrtens if (!request_mem_region(res.start, resource_size(&res), 3496e807852SHauke Mehrtens res.name)) 35085cf2c37SPetr Cvek pr_err("Failed to request icu%i memory\n", vpe); 351171bb2f1SJohn Crispin 3524bdc0d67SChristoph Hellwig ltq_icu_membase[vpe] = ioremap(res.start, 35361fa969fSJohn Crispin resource_size(&res)); 35485cf2c37SPetr Cvek 35585cf2c37SPetr Cvek if (!ltq_icu_membase[vpe]) 35685cf2c37SPetr Cvek panic("Failed to remap icu%i memory", vpe); 35761fa969fSJohn Crispin } 358171bb2f1SJohn Crispin 35916f70b56SJohn Crispin /* turn off all irqs by default */ 36085cf2c37SPetr Cvek for_each_possible_cpu(vpe) { 36161fa969fSJohn Crispin for (i = 0; i < MAX_IM; i++) { 362171bb2f1SJohn Crispin /* make sure all irqs are turned off by default */ 36385cf2c37SPetr Cvek ltq_icu_w32(vpe, i, 0, LTQ_ICU_IER); 36485cf2c37SPetr Cvek 365171bb2f1SJohn Crispin /* clear all possibly pending interrupts */ 36685cf2c37SPetr Cvek ltq_icu_w32(vpe, i, ~0, LTQ_ICU_ISR); 36785cf2c37SPetr Cvek ltq_icu_w32(vpe, i, ~0, LTQ_ICU_IMR); 36885cf2c37SPetr Cvek 36985cf2c37SPetr Cvek /* clear resend */ 37085cf2c37SPetr Cvek ltq_icu_w32(vpe, i, 0, LTQ_ICU_IRSR); 37185cf2c37SPetr Cvek } 37216f70b56SJohn Crispin } 373171bb2f1SJohn Crispin 374171bb2f1SJohn Crispin mips_cpu_irq_init(); 375171bb2f1SJohn Crispin 37661fa969fSJohn Crispin for (i = 0; i < MAX_IM; i++) 3776c356edaSFelix Fietkau irq_set_chained_handler(i + 2, ltq_hw_irq_handler); 378171bb2f1SJohn Crispin 379c2c9c788SJohn Crispin ltq_domain = irq_domain_add_linear(node, 38061fa969fSJohn Crispin (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE, 3813645da02SJohn Crispin &irq_domain_ops, 0); 382171bb2f1SJohn Crispin 38359c11579SJohn Crispin /* tell oprofile which irq to use */ 384a669efc4SAndrew Bresticker ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ); 385c2c9c788SJohn Crispin 386d32caf94SJohn Crispin /* the external interrupts are optional and xway only */ 387d32caf94SJohn Crispin eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway"); 388d32caf94SJohn Crispin if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) { 389d32caf94SJohn Crispin /* find out how many external irq sources we have */ 390fe46e503SJohn Crispin exin_avail = of_property_count_u32_elems(eiu_node, 391fe46e503SJohn Crispin "lantiq,eiu-irqs"); 392d32caf94SJohn Crispin 393d32caf94SJohn Crispin if (exin_avail > MAX_EIU) 394d32caf94SJohn Crispin exin_avail = MAX_EIU; 395d32caf94SJohn Crispin 396fe46e503SJohn Crispin ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs", 397d32caf94SJohn Crispin ltq_eiu_irq, exin_avail); 398fe46e503SJohn Crispin if (ret) 399d32caf94SJohn Crispin panic("failed to load external irq resources"); 400d32caf94SJohn Crispin 4016e807852SHauke Mehrtens if (!request_mem_region(res.start, resource_size(&res), 4026e807852SHauke Mehrtens res.name)) 403d32caf94SJohn Crispin pr_err("Failed to request eiu memory"); 404d32caf94SJohn Crispin 4054bdc0d67SChristoph Hellwig ltq_eiu_membase = ioremap(res.start, 406d32caf94SJohn Crispin resource_size(&res)); 407d32caf94SJohn Crispin if (!ltq_eiu_membase) 408d32caf94SJohn Crispin panic("Failed to remap eiu memory"); 409d32caf94SJohn Crispin } 410d32caf94SJohn Crispin 4113645da02SJohn Crispin return 0; 412171bb2f1SJohn Crispin } 413171bb2f1SJohn Crispin 414a669efc4SAndrew Bresticker int get_c0_perfcount_int(void) 415a669efc4SAndrew Bresticker { 416a669efc4SAndrew Bresticker return ltq_perfcount_irq; 417a669efc4SAndrew Bresticker } 4180cb0985fSFelix Fietkau EXPORT_SYMBOL_GPL(get_c0_perfcount_int); 419a669efc4SAndrew Bresticker 420078a55fcSPaul Gortmaker unsigned int get_c0_compare_int(void) 421171bb2f1SJohn Crispin { 422390d1b46SHauke Mehrtens return CP0_LEGACY_COMPARE_IRQ; 423171bb2f1SJohn Crispin } 4243645da02SJohn Crispin 42564a95283SPetr Cvek static const struct of_device_id of_irq_ids[] __initconst = { 4263645da02SJohn Crispin { .compatible = "lantiq,icu", .data = icu_of_init }, 4273645da02SJohn Crispin {}, 4283645da02SJohn Crispin }; 4293645da02SJohn Crispin 4303645da02SJohn Crispin void __init arch_init_irq(void) 4313645da02SJohn Crispin { 4323645da02SJohn Crispin of_irq_init(of_irq_ids); 4333645da02SJohn Crispin } 434