xref: /openbmc/linux/arch/mips/lantiq/irq.c (revision 9c1628b603ee9d2bb220be0400c5dc6950cf012b)
1171bb2f1SJohn Crispin /*
2171bb2f1SJohn Crispin  *  This program is free software; you can redistribute it and/or modify it
3171bb2f1SJohn Crispin  *  under the terms of the GNU General Public License version 2 as published
4171bb2f1SJohn Crispin  *  by the Free Software Foundation.
5171bb2f1SJohn Crispin  *
6171bb2f1SJohn Crispin  * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
7171bb2f1SJohn Crispin  * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8171bb2f1SJohn Crispin  */
9171bb2f1SJohn Crispin 
10171bb2f1SJohn Crispin #include <linux/interrupt.h>
11171bb2f1SJohn Crispin #include <linux/ioport.h>
123645da02SJohn Crispin #include <linux/sched.h>
133645da02SJohn Crispin #include <linux/irqdomain.h>
143645da02SJohn Crispin #include <linux/of_platform.h>
153645da02SJohn Crispin #include <linux/of_address.h>
163645da02SJohn Crispin #include <linux/of_irq.h>
17171bb2f1SJohn Crispin 
18171bb2f1SJohn Crispin #include <asm/bootinfo.h>
19171bb2f1SJohn Crispin #include <asm/irq_cpu.h>
20171bb2f1SJohn Crispin 
21171bb2f1SJohn Crispin #include <lantiq_soc.h>
22171bb2f1SJohn Crispin #include <irq.h>
23171bb2f1SJohn Crispin 
243645da02SJohn Crispin /* register definitions - internal irqs */
25171bb2f1SJohn Crispin #define LTQ_ICU_IM0_ISR		0x0000
26171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IER		0x0008
27171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IOSR	0x0010
28171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IRSR	0x0018
29171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IMR		0x0020
30171bb2f1SJohn Crispin #define LTQ_ICU_IM1_ISR		0x0028
31171bb2f1SJohn Crispin #define LTQ_ICU_OFFSET		(LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
32171bb2f1SJohn Crispin 
333645da02SJohn Crispin /* register definitions - external irqs */
34171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C		0x0000
35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC	0x0004
36171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN	0x000C
37171bb2f1SJohn Crispin 
38171bb2f1SJohn Crispin /* irq numbers used by the external interrupt unit (EIU) */
39171bb2f1SJohn Crispin #define LTQ_EIU_IR0		(INT_NUM_IM4_IRL0 + 30)
40171bb2f1SJohn Crispin #define LTQ_EIU_IR1		(INT_NUM_IM3_IRL0 + 31)
41171bb2f1SJohn Crispin #define LTQ_EIU_IR2		(INT_NUM_IM1_IRL0 + 26)
42171bb2f1SJohn Crispin #define LTQ_EIU_IR3		INT_NUM_IM1_IRL0
43171bb2f1SJohn Crispin #define LTQ_EIU_IR4		(INT_NUM_IM1_IRL0 + 1)
44171bb2f1SJohn Crispin #define LTQ_EIU_IR5		(INT_NUM_IM1_IRL0 + 2)
45171bb2f1SJohn Crispin #define LTQ_EIU_IR6		(INT_NUM_IM2_IRL0 + 30)
463645da02SJohn Crispin #define XWAY_EXIN_COUNT		3
47171bb2f1SJohn Crispin #define MAX_EIU			6
48171bb2f1SJohn Crispin 
4959c11579SJohn Crispin /* the performance counter */
5059c11579SJohn Crispin #define LTQ_PERF_IRQ		(INT_NUM_IM4_IRL0 + 31)
5159c11579SJohn Crispin 
523645da02SJohn Crispin /*
533645da02SJohn Crispin  * irqs generated by devices attached to the EBU need to be acked in
54171bb2f1SJohn Crispin  * a special manner
55171bb2f1SJohn Crispin  */
56171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ		22
57171bb2f1SJohn Crispin 
5861fa969fSJohn Crispin #define ltq_icu_w32(m, x, y)	ltq_w32((x), ltq_icu_membase[m] + (y))
5961fa969fSJohn Crispin #define ltq_icu_r32(m, x)	ltq_r32(ltq_icu_membase[m] + (x))
60171bb2f1SJohn Crispin 
61171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y)	ltq_w32((x), ltq_eiu_membase + (y))
62171bb2f1SJohn Crispin #define ltq_eiu_r32(x)		ltq_r32(ltq_eiu_membase + (x))
63171bb2f1SJohn Crispin 
64a8d096efSJohn Crispin /* our 2 ipi interrupts for VSMP */
65a8d096efSJohn Crispin #define MIPS_CPU_IPI_RESCHED_IRQ	0
66a8d096efSJohn Crispin #define MIPS_CPU_IPI_CALL_IRQ		1
67a8d096efSJohn Crispin 
683645da02SJohn Crispin /* we have a cascade of 8 irqs */
693645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE		8
703645da02SJohn Crispin 
71a8d096efSJohn Crispin #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
72a8d096efSJohn Crispin int gic_present;
73a8d096efSJohn Crispin #endif
74a8d096efSJohn Crispin 
75171bb2f1SJohn Crispin static unsigned short ltq_eiu_irq[MAX_EIU] = {
76171bb2f1SJohn Crispin 	LTQ_EIU_IR0,
77171bb2f1SJohn Crispin 	LTQ_EIU_IR1,
78171bb2f1SJohn Crispin 	LTQ_EIU_IR2,
79171bb2f1SJohn Crispin 	LTQ_EIU_IR3,
80171bb2f1SJohn Crispin 	LTQ_EIU_IR4,
81171bb2f1SJohn Crispin 	LTQ_EIU_IR5,
82171bb2f1SJohn Crispin };
83171bb2f1SJohn Crispin 
843645da02SJohn Crispin static int exin_avail;
8561fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM];
86171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase;
87c2c9c788SJohn Crispin static struct irq_domain *ltq_domain;
88171bb2f1SJohn Crispin 
89171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d)
90171bb2f1SJohn Crispin {
91171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
923645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
9361fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
94171bb2f1SJohn Crispin 
953645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
9661fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
97171bb2f1SJohn Crispin }
98171bb2f1SJohn Crispin 
99171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d)
100171bb2f1SJohn Crispin {
101171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
102171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
1033645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
10461fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
105171bb2f1SJohn Crispin 
1063645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
10761fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
10861fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
109171bb2f1SJohn Crispin }
110171bb2f1SJohn Crispin 
111171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d)
112171bb2f1SJohn Crispin {
113171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
1143645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
11561fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
116171bb2f1SJohn Crispin 
1173645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
11861fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
119171bb2f1SJohn Crispin }
120171bb2f1SJohn Crispin 
121171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d)
122171bb2f1SJohn Crispin {
123171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
1243645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
12561fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
126171bb2f1SJohn Crispin 
1273645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
12861fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
129171bb2f1SJohn Crispin }
130171bb2f1SJohn Crispin 
131171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
132171bb2f1SJohn Crispin {
133171bb2f1SJohn Crispin 	int i;
134171bb2f1SJohn Crispin 
135171bb2f1SJohn Crispin 	ltq_enable_irq(d);
136171bb2f1SJohn Crispin 	for (i = 0; i < MAX_EIU; i++) {
1373645da02SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
138171bb2f1SJohn Crispin 			/* low level - we should really handle set_type */
139171bb2f1SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
140171bb2f1SJohn Crispin 				(0x6 << (i * 4)), LTQ_EIU_EXIN_C);
141171bb2f1SJohn Crispin 			/* clear all pending */
1423645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INIC) & ~BIT(i),
143171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INIC);
144171bb2f1SJohn Crispin 			/* enable */
1453645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
146171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
147171bb2f1SJohn Crispin 			break;
148171bb2f1SJohn Crispin 		}
149171bb2f1SJohn Crispin 	}
150171bb2f1SJohn Crispin 
151171bb2f1SJohn Crispin 	return 0;
152171bb2f1SJohn Crispin }
153171bb2f1SJohn Crispin 
154171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d)
155171bb2f1SJohn Crispin {
156171bb2f1SJohn Crispin 	int i;
157171bb2f1SJohn Crispin 
158171bb2f1SJohn Crispin 	ltq_disable_irq(d);
159171bb2f1SJohn Crispin 	for (i = 0; i < MAX_EIU; i++) {
1603645da02SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
161171bb2f1SJohn Crispin 			/* disable */
1623645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
163171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
164171bb2f1SJohn Crispin 			break;
165171bb2f1SJohn Crispin 		}
166171bb2f1SJohn Crispin 	}
167171bb2f1SJohn Crispin }
168171bb2f1SJohn Crispin 
169171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = {
170171bb2f1SJohn Crispin 	"icu",
171171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
172171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
173171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
174171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
175171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
176171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
177171bb2f1SJohn Crispin };
178171bb2f1SJohn Crispin 
179171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = {
180171bb2f1SJohn Crispin 	"eiu",
181171bb2f1SJohn Crispin 	.irq_startup = ltq_startup_eiu_irq,
182171bb2f1SJohn Crispin 	.irq_shutdown = ltq_shutdown_eiu_irq,
183171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
184171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
185171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
186171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
187171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
188171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
189171bb2f1SJohn Crispin };
190171bb2f1SJohn Crispin 
191171bb2f1SJohn Crispin static void ltq_hw_irqdispatch(int module)
192171bb2f1SJohn Crispin {
193171bb2f1SJohn Crispin 	u32 irq;
194171bb2f1SJohn Crispin 
19561fa969fSJohn Crispin 	irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
196171bb2f1SJohn Crispin 	if (irq == 0)
197171bb2f1SJohn Crispin 		return;
198171bb2f1SJohn Crispin 
1993645da02SJohn Crispin 	/*
2003645da02SJohn Crispin 	 * silicon bug causes only the msb set to 1 to be valid. all
201171bb2f1SJohn Crispin 	 * other bits might be bogus
202171bb2f1SJohn Crispin 	 */
203171bb2f1SJohn Crispin 	irq = __fls(irq);
2043645da02SJohn Crispin 	do_IRQ((int)irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module));
205171bb2f1SJohn Crispin 
206171bb2f1SJohn Crispin 	/* if this is a EBU irq, we need to ack it or get a deadlock */
2073645da02SJohn Crispin 	if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
208171bb2f1SJohn Crispin 		ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
209171bb2f1SJohn Crispin 			LTQ_EBU_PCC_ISTAT);
210171bb2f1SJohn Crispin }
211171bb2f1SJohn Crispin 
212171bb2f1SJohn Crispin #define DEFINE_HWx_IRQDISPATCH(x)					\
213171bb2f1SJohn Crispin 	static void ltq_hw ## x ## _irqdispatch(void)			\
214171bb2f1SJohn Crispin 	{								\
215171bb2f1SJohn Crispin 		ltq_hw_irqdispatch(x);					\
216171bb2f1SJohn Crispin 	}
217171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(0)
218171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(1)
219171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(2)
220171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(3)
221171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(4)
222171bb2f1SJohn Crispin 
223c2c9c788SJohn Crispin #if MIPS_CPU_TIMER_IRQ == 7
224171bb2f1SJohn Crispin static void ltq_hw5_irqdispatch(void)
225171bb2f1SJohn Crispin {
226171bb2f1SJohn Crispin 	do_IRQ(MIPS_CPU_TIMER_IRQ);
227171bb2f1SJohn Crispin }
228c2c9c788SJohn Crispin #else
229c2c9c788SJohn Crispin DEFINE_HWx_IRQDISPATCH(5)
230c2c9c788SJohn Crispin #endif
231171bb2f1SJohn Crispin 
232a8d096efSJohn Crispin #ifdef CONFIG_MIPS_MT_SMP
233a8d096efSJohn Crispin void __init arch_init_ipiirq(int irq, struct irqaction *action)
234a8d096efSJohn Crispin {
235a8d096efSJohn Crispin 	setup_irq(irq, action);
236a8d096efSJohn Crispin 	irq_set_handler(irq, handle_percpu_irq);
237a8d096efSJohn Crispin }
238a8d096efSJohn Crispin 
239a8d096efSJohn Crispin static void ltq_sw0_irqdispatch(void)
240a8d096efSJohn Crispin {
241a8d096efSJohn Crispin 	do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
242a8d096efSJohn Crispin }
243a8d096efSJohn Crispin 
244a8d096efSJohn Crispin static void ltq_sw1_irqdispatch(void)
245a8d096efSJohn Crispin {
246a8d096efSJohn Crispin 	do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
247a8d096efSJohn Crispin }
248a8d096efSJohn Crispin static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
249a8d096efSJohn Crispin {
250a8d096efSJohn Crispin 	scheduler_ipi();
251a8d096efSJohn Crispin 	return IRQ_HANDLED;
252a8d096efSJohn Crispin }
253a8d096efSJohn Crispin 
254a8d096efSJohn Crispin static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
255a8d096efSJohn Crispin {
256a8d096efSJohn Crispin 	smp_call_function_interrupt();
257a8d096efSJohn Crispin 	return IRQ_HANDLED;
258a8d096efSJohn Crispin }
259a8d096efSJohn Crispin 
260a8d096efSJohn Crispin static struct irqaction irq_resched = {
261a8d096efSJohn Crispin 	.handler	= ipi_resched_interrupt,
262a8d096efSJohn Crispin 	.flags		= IRQF_PERCPU,
263a8d096efSJohn Crispin 	.name		= "IPI_resched"
264a8d096efSJohn Crispin };
265a8d096efSJohn Crispin 
266a8d096efSJohn Crispin static struct irqaction irq_call = {
267a8d096efSJohn Crispin 	.handler	= ipi_call_interrupt,
268a8d096efSJohn Crispin 	.flags		= IRQF_PERCPU,
269a8d096efSJohn Crispin 	.name		= "IPI_call"
270a8d096efSJohn Crispin };
271a8d096efSJohn Crispin #endif
272a8d096efSJohn Crispin 
273171bb2f1SJohn Crispin asmlinkage void plat_irq_dispatch(void)
274171bb2f1SJohn Crispin {
275171bb2f1SJohn Crispin 	unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
276171bb2f1SJohn Crispin 	unsigned int i;
277171bb2f1SJohn Crispin 
278c2c9c788SJohn Crispin 	if ((MIPS_CPU_TIMER_IRQ == 7) && (pending & CAUSEF_IP7)) {
279171bb2f1SJohn Crispin 		do_IRQ(MIPS_CPU_TIMER_IRQ);
280171bb2f1SJohn Crispin 		goto out;
281171bb2f1SJohn Crispin 	} else {
28261fa969fSJohn Crispin 		for (i = 0; i < MAX_IM; i++) {
283171bb2f1SJohn Crispin 			if (pending & (CAUSEF_IP2 << i)) {
284171bb2f1SJohn Crispin 				ltq_hw_irqdispatch(i);
285171bb2f1SJohn Crispin 				goto out;
286171bb2f1SJohn Crispin 			}
287171bb2f1SJohn Crispin 		}
288171bb2f1SJohn Crispin 	}
289171bb2f1SJohn Crispin 	pr_alert("Spurious IRQ: CAUSE=0x%08x\n", read_c0_status());
290171bb2f1SJohn Crispin 
291171bb2f1SJohn Crispin out:
292171bb2f1SJohn Crispin 	return;
293171bb2f1SJohn Crispin }
294171bb2f1SJohn Crispin 
2953645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
2963645da02SJohn Crispin {
2973645da02SJohn Crispin 	struct irq_chip *chip = &ltq_irq_type;
2983645da02SJohn Crispin 	int i;
2993645da02SJohn Crispin 
300*9c1628b6SJohn Crispin 	if (hw < MIPS_CPU_IRQ_CASCADE)
301*9c1628b6SJohn Crispin 		return 0;
302*9c1628b6SJohn Crispin 
3033645da02SJohn Crispin 	for (i = 0; i < exin_avail; i++)
3043645da02SJohn Crispin 		if (hw == ltq_eiu_irq[i])
3053645da02SJohn Crispin 			chip = &ltq_eiu_type;
3063645da02SJohn Crispin 
3073645da02SJohn Crispin 	irq_set_chip_and_handler(hw, chip, handle_level_irq);
3083645da02SJohn Crispin 
3093645da02SJohn Crispin 	return 0;
3103645da02SJohn Crispin }
3113645da02SJohn Crispin 
3123645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = {
3133645da02SJohn Crispin 	.xlate = irq_domain_xlate_onetwocell,
3143645da02SJohn Crispin 	.map = icu_map,
3153645da02SJohn Crispin };
3163645da02SJohn Crispin 
317171bb2f1SJohn Crispin static struct irqaction cascade = {
318171bb2f1SJohn Crispin 	.handler = no_action,
319171bb2f1SJohn Crispin 	.name = "cascade",
320171bb2f1SJohn Crispin };
321171bb2f1SJohn Crispin 
3223645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent)
323171bb2f1SJohn Crispin {
3243645da02SJohn Crispin 	struct device_node *eiu_node;
3253645da02SJohn Crispin 	struct resource res;
326171bb2f1SJohn Crispin 	int i;
327171bb2f1SJohn Crispin 
32861fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
32961fa969fSJohn Crispin 		if (of_address_to_resource(node, i, &res))
3303645da02SJohn Crispin 			panic("Failed to get icu memory range");
331171bb2f1SJohn Crispin 
33261fa969fSJohn Crispin 		if (request_mem_region(res.start, resource_size(&res),
33361fa969fSJohn Crispin 					res.name) < 0)
3343645da02SJohn Crispin 			pr_err("Failed to request icu memory");
335171bb2f1SJohn Crispin 
33661fa969fSJohn Crispin 		ltq_icu_membase[i] = ioremap_nocache(res.start,
33761fa969fSJohn Crispin 					resource_size(&res));
33861fa969fSJohn Crispin 		if (!ltq_icu_membase[i])
339ab75dc02SRalf Baechle 			panic("Failed to remap icu memory");
34061fa969fSJohn Crispin 	}
341171bb2f1SJohn Crispin 
3423645da02SJohn Crispin 	/* the external interrupts are optional and xway only */
3433645da02SJohn Crispin 	eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu");
3443645da02SJohn Crispin 	if (eiu_node && of_address_to_resource(eiu_node, 0, &res)) {
3453645da02SJohn Crispin 		/* find out how many external irq sources we have */
3463645da02SJohn Crispin 		const __be32 *count = of_get_property(node,
3473645da02SJohn Crispin 							"lantiq,count",	NULL);
348171bb2f1SJohn Crispin 
3493645da02SJohn Crispin 		if (count)
3503645da02SJohn Crispin 			exin_avail = *count;
3513645da02SJohn Crispin 		if (exin_avail > MAX_EIU)
3523645da02SJohn Crispin 			exin_avail = MAX_EIU;
353171bb2f1SJohn Crispin 
3543645da02SJohn Crispin 		if (request_mem_region(res.start, resource_size(&res),
3553645da02SJohn Crispin 							res.name) < 0)
3563645da02SJohn Crispin 			pr_err("Failed to request eiu memory");
3573645da02SJohn Crispin 
3583645da02SJohn Crispin 		ltq_eiu_membase = ioremap_nocache(res.start,
3593645da02SJohn Crispin 							resource_size(&res));
360171bb2f1SJohn Crispin 		if (!ltq_eiu_membase)
361ab75dc02SRalf Baechle 			panic("Failed to remap eiu memory");
3623645da02SJohn Crispin 	}
363171bb2f1SJohn Crispin 
36416f70b56SJohn Crispin 	/* turn off all irqs by default */
36561fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
366171bb2f1SJohn Crispin 		/* make sure all irqs are turned off by default */
36761fa969fSJohn Crispin 		ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
368171bb2f1SJohn Crispin 		/* clear all possibly pending interrupts */
36961fa969fSJohn Crispin 		ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
37016f70b56SJohn Crispin 	}
371171bb2f1SJohn Crispin 
372171bb2f1SJohn Crispin 	mips_cpu_irq_init();
373171bb2f1SJohn Crispin 
37461fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++)
37561fa969fSJohn Crispin 		setup_irq(i + 2, &cascade);
376171bb2f1SJohn Crispin 
377171bb2f1SJohn Crispin 	if (cpu_has_vint) {
378171bb2f1SJohn Crispin 		pr_info("Setting up vectored interrupts\n");
379171bb2f1SJohn Crispin 		set_vi_handler(2, ltq_hw0_irqdispatch);
380171bb2f1SJohn Crispin 		set_vi_handler(3, ltq_hw1_irqdispatch);
381171bb2f1SJohn Crispin 		set_vi_handler(4, ltq_hw2_irqdispatch);
382171bb2f1SJohn Crispin 		set_vi_handler(5, ltq_hw3_irqdispatch);
383171bb2f1SJohn Crispin 		set_vi_handler(6, ltq_hw4_irqdispatch);
384171bb2f1SJohn Crispin 		set_vi_handler(7, ltq_hw5_irqdispatch);
385171bb2f1SJohn Crispin 	}
386171bb2f1SJohn Crispin 
387c2c9c788SJohn Crispin 	ltq_domain = irq_domain_add_linear(node,
38861fa969fSJohn Crispin 		(MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
3893645da02SJohn Crispin 		&irq_domain_ops, 0);
390171bb2f1SJohn Crispin 
391a8d096efSJohn Crispin #if defined(CONFIG_MIPS_MT_SMP)
392a8d096efSJohn Crispin 	if (cpu_has_vint) {
393a8d096efSJohn Crispin 		pr_info("Setting up IPI vectored interrupts\n");
394a8d096efSJohn Crispin 		set_vi_handler(MIPS_CPU_IPI_RESCHED_IRQ, ltq_sw0_irqdispatch);
395a8d096efSJohn Crispin 		set_vi_handler(MIPS_CPU_IPI_CALL_IRQ, ltq_sw1_irqdispatch);
396a8d096efSJohn Crispin 	}
397a8d096efSJohn Crispin 	arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ,
398a8d096efSJohn Crispin 		&irq_resched);
399a8d096efSJohn Crispin 	arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ, &irq_call);
400a8d096efSJohn Crispin #endif
401a8d096efSJohn Crispin 
402171bb2f1SJohn Crispin #if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
403171bb2f1SJohn Crispin 	set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 |
404171bb2f1SJohn Crispin 		IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
405171bb2f1SJohn Crispin #else
406171bb2f1SJohn Crispin 	set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ0 | IE_IRQ1 |
407171bb2f1SJohn Crispin 		IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
408171bb2f1SJohn Crispin #endif
40959c11579SJohn Crispin 
41059c11579SJohn Crispin 	/* tell oprofile which irq to use */
41159c11579SJohn Crispin 	cp0_perfcount_irq = LTQ_PERF_IRQ;
412c2c9c788SJohn Crispin 
413c2c9c788SJohn Crispin 	/*
414c2c9c788SJohn Crispin 	 * if the timer irq is not one of the mips irqs we need to
415c2c9c788SJohn Crispin 	 * create a mapping
416c2c9c788SJohn Crispin 	 */
417c2c9c788SJohn Crispin 	if (MIPS_CPU_TIMER_IRQ != 7)
418c2c9c788SJohn Crispin 		irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ);
419c2c9c788SJohn Crispin 
4203645da02SJohn Crispin 	return 0;
421171bb2f1SJohn Crispin }
422171bb2f1SJohn Crispin 
423171bb2f1SJohn Crispin unsigned int __cpuinit get_c0_compare_int(void)
424171bb2f1SJohn Crispin {
425c2c9c788SJohn Crispin 	return MIPS_CPU_TIMER_IRQ;
426171bb2f1SJohn Crispin }
4273645da02SJohn Crispin 
4283645da02SJohn Crispin static struct of_device_id __initdata of_irq_ids[] = {
4293645da02SJohn Crispin 	{ .compatible = "lantiq,icu", .data = icu_of_init },
4303645da02SJohn Crispin 	{},
4313645da02SJohn Crispin };
4323645da02SJohn Crispin 
4333645da02SJohn Crispin void __init arch_init_irq(void)
4343645da02SJohn Crispin {
4353645da02SJohn Crispin 	of_irq_init(of_irq_ids);
4363645da02SJohn Crispin }
437