1171bb2f1SJohn Crispin /* 2171bb2f1SJohn Crispin * This program is free software; you can redistribute it and/or modify it 3171bb2f1SJohn Crispin * under the terms of the GNU General Public License version 2 as published 4171bb2f1SJohn Crispin * by the Free Software Foundation. 5171bb2f1SJohn Crispin * 697b92108SJohn Crispin * Copyright (C) 2010 John Crispin <john@phrozen.org> 7171bb2f1SJohn Crispin * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com> 8171bb2f1SJohn Crispin */ 9171bb2f1SJohn Crispin 10171bb2f1SJohn Crispin #include <linux/interrupt.h> 11171bb2f1SJohn Crispin #include <linux/ioport.h> 123645da02SJohn Crispin #include <linux/sched.h> 133645da02SJohn Crispin #include <linux/irqdomain.h> 143645da02SJohn Crispin #include <linux/of_platform.h> 153645da02SJohn Crispin #include <linux/of_address.h> 163645da02SJohn Crispin #include <linux/of_irq.h> 17171bb2f1SJohn Crispin 18171bb2f1SJohn Crispin #include <asm/bootinfo.h> 19171bb2f1SJohn Crispin #include <asm/irq_cpu.h> 20171bb2f1SJohn Crispin 21171bb2f1SJohn Crispin #include <lantiq_soc.h> 22171bb2f1SJohn Crispin #include <irq.h> 23171bb2f1SJohn Crispin 243645da02SJohn Crispin /* register definitions - internal irqs */ 25171bb2f1SJohn Crispin #define LTQ_ICU_IM0_ISR 0x0000 26171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IER 0x0008 27171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IOSR 0x0010 28171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IRSR 0x0018 29171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IMR 0x0020 30171bb2f1SJohn Crispin #define LTQ_ICU_IM1_ISR 0x0028 31171bb2f1SJohn Crispin #define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR) 32171bb2f1SJohn Crispin 333645da02SJohn Crispin /* register definitions - external irqs */ 34171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C 0x0000 35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC 0x0004 3626365625SJohn Crispin #define LTQ_EIU_EXIN_INC 0x0008 37171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN 0x000C 38171bb2f1SJohn Crispin 3926365625SJohn Crispin /* number of external interrupts */ 40171bb2f1SJohn Crispin #define MAX_EIU 6 41171bb2f1SJohn Crispin 4259c11579SJohn Crispin /* the performance counter */ 4359c11579SJohn Crispin #define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31) 4459c11579SJohn Crispin 453645da02SJohn Crispin /* 463645da02SJohn Crispin * irqs generated by devices attached to the EBU need to be acked in 47171bb2f1SJohn Crispin * a special manner 48171bb2f1SJohn Crispin */ 49171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ 22 50171bb2f1SJohn Crispin 5161fa969fSJohn Crispin #define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y)) 5261fa969fSJohn Crispin #define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x)) 53171bb2f1SJohn Crispin 54171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y)) 55171bb2f1SJohn Crispin #define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x)) 56171bb2f1SJohn Crispin 57a8d096efSJohn Crispin /* our 2 ipi interrupts for VSMP */ 58a8d096efSJohn Crispin #define MIPS_CPU_IPI_RESCHED_IRQ 0 59a8d096efSJohn Crispin #define MIPS_CPU_IPI_CALL_IRQ 1 60a8d096efSJohn Crispin 613645da02SJohn Crispin /* we have a cascade of 8 irqs */ 623645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE 8 633645da02SJohn Crispin 643645da02SJohn Crispin static int exin_avail; 65fe46e503SJohn Crispin static u32 ltq_eiu_irq[MAX_EIU]; 6661fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM]; 67171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase; 68c2c9c788SJohn Crispin static struct irq_domain *ltq_domain; 69a669efc4SAndrew Bresticker static int ltq_perfcount_irq; 70171bb2f1SJohn Crispin 7126365625SJohn Crispin int ltq_eiu_get_irq(int exin) 7226365625SJohn Crispin { 7326365625SJohn Crispin if (exin < exin_avail) 74fe46e503SJohn Crispin return ltq_eiu_irq[exin]; 7526365625SJohn Crispin return -1; 7626365625SJohn Crispin } 7726365625SJohn Crispin 78171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d) 79171bb2f1SJohn Crispin { 80171bb2f1SJohn Crispin u32 ier = LTQ_ICU_IM0_IER; 813645da02SJohn Crispin int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 8261fa969fSJohn Crispin int im = offset / INT_NUM_IM_OFFSET; 83171bb2f1SJohn Crispin 843645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 8561fa969fSJohn Crispin ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier); 86171bb2f1SJohn Crispin } 87171bb2f1SJohn Crispin 88171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d) 89171bb2f1SJohn Crispin { 90171bb2f1SJohn Crispin u32 ier = LTQ_ICU_IM0_IER; 91171bb2f1SJohn Crispin u32 isr = LTQ_ICU_IM0_ISR; 923645da02SJohn Crispin int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 9361fa969fSJohn Crispin int im = offset / INT_NUM_IM_OFFSET; 94171bb2f1SJohn Crispin 953645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 9661fa969fSJohn Crispin ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier); 9761fa969fSJohn Crispin ltq_icu_w32(im, BIT(offset), isr); 98171bb2f1SJohn Crispin } 99171bb2f1SJohn Crispin 100171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d) 101171bb2f1SJohn Crispin { 102171bb2f1SJohn Crispin u32 isr = LTQ_ICU_IM0_ISR; 1033645da02SJohn Crispin int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 10461fa969fSJohn Crispin int im = offset / INT_NUM_IM_OFFSET; 105171bb2f1SJohn Crispin 1063645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 10761fa969fSJohn Crispin ltq_icu_w32(im, BIT(offset), isr); 108171bb2f1SJohn Crispin } 109171bb2f1SJohn Crispin 110171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d) 111171bb2f1SJohn Crispin { 112171bb2f1SJohn Crispin u32 ier = LTQ_ICU_IM0_IER; 1133645da02SJohn Crispin int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE; 11461fa969fSJohn Crispin int im = offset / INT_NUM_IM_OFFSET; 115171bb2f1SJohn Crispin 1163645da02SJohn Crispin offset %= INT_NUM_IM_OFFSET; 11761fa969fSJohn Crispin ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier); 118171bb2f1SJohn Crispin } 119171bb2f1SJohn Crispin 12026365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type) 12126365625SJohn Crispin { 12226365625SJohn Crispin int i; 12326365625SJohn Crispin 124f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 125fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 12626365625SJohn Crispin int val = 0; 12726365625SJohn Crispin int edge = 0; 12826365625SJohn Crispin 12926365625SJohn Crispin switch (type) { 13026365625SJohn Crispin case IRQF_TRIGGER_NONE: 13126365625SJohn Crispin break; 13226365625SJohn Crispin case IRQF_TRIGGER_RISING: 13326365625SJohn Crispin val = 1; 13426365625SJohn Crispin edge = 1; 13526365625SJohn Crispin break; 13626365625SJohn Crispin case IRQF_TRIGGER_FALLING: 13726365625SJohn Crispin val = 2; 13826365625SJohn Crispin edge = 1; 13926365625SJohn Crispin break; 14026365625SJohn Crispin case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING: 14126365625SJohn Crispin val = 3; 14226365625SJohn Crispin edge = 1; 14326365625SJohn Crispin break; 14426365625SJohn Crispin case IRQF_TRIGGER_HIGH: 14526365625SJohn Crispin val = 5; 14626365625SJohn Crispin break; 14726365625SJohn Crispin case IRQF_TRIGGER_LOW: 14826365625SJohn Crispin val = 6; 14926365625SJohn Crispin break; 15026365625SJohn Crispin default: 15126365625SJohn Crispin pr_err("invalid type %d for irq %ld\n", 15226365625SJohn Crispin type, d->hwirq); 15326365625SJohn Crispin return -EINVAL; 15426365625SJohn Crispin } 15526365625SJohn Crispin 15626365625SJohn Crispin if (edge) 15726365625SJohn Crispin irq_set_handler(d->hwirq, handle_edge_irq); 15826365625SJohn Crispin 15926365625SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) | 16026365625SJohn Crispin (val << (i * 4)), LTQ_EIU_EXIN_C); 16126365625SJohn Crispin } 16226365625SJohn Crispin } 16326365625SJohn Crispin 16426365625SJohn Crispin return 0; 16526365625SJohn Crispin } 16626365625SJohn Crispin 167171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d) 168171bb2f1SJohn Crispin { 169171bb2f1SJohn Crispin int i; 170171bb2f1SJohn Crispin 171171bb2f1SJohn Crispin ltq_enable_irq(d); 172f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 173fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 17426365625SJohn Crispin /* by default we are low level triggered */ 17526365625SJohn Crispin ltq_eiu_settype(d, IRQF_TRIGGER_LOW); 176171bb2f1SJohn Crispin /* clear all pending */ 17726365625SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i), 17826365625SJohn Crispin LTQ_EIU_EXIN_INC); 179171bb2f1SJohn Crispin /* enable */ 1803645da02SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i), 181171bb2f1SJohn Crispin LTQ_EIU_EXIN_INEN); 182171bb2f1SJohn Crispin break; 183171bb2f1SJohn Crispin } 184171bb2f1SJohn Crispin } 185171bb2f1SJohn Crispin 186171bb2f1SJohn Crispin return 0; 187171bb2f1SJohn Crispin } 188171bb2f1SJohn Crispin 189171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d) 190171bb2f1SJohn Crispin { 191171bb2f1SJohn Crispin int i; 192171bb2f1SJohn Crispin 193171bb2f1SJohn Crispin ltq_disable_irq(d); 194f97e5e8eSJohn Crispin for (i = 0; i < exin_avail; i++) { 195fe46e503SJohn Crispin if (d->hwirq == ltq_eiu_irq[i]) { 196171bb2f1SJohn Crispin /* disable */ 1973645da02SJohn Crispin ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i), 198171bb2f1SJohn Crispin LTQ_EIU_EXIN_INEN); 199171bb2f1SJohn Crispin break; 200171bb2f1SJohn Crispin } 201171bb2f1SJohn Crispin } 202171bb2f1SJohn Crispin } 203171bb2f1SJohn Crispin 204171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = { 205891ab064SSudip Mukherjee .name = "icu", 206171bb2f1SJohn Crispin .irq_enable = ltq_enable_irq, 207171bb2f1SJohn Crispin .irq_disable = ltq_disable_irq, 208171bb2f1SJohn Crispin .irq_unmask = ltq_enable_irq, 209171bb2f1SJohn Crispin .irq_ack = ltq_ack_irq, 210171bb2f1SJohn Crispin .irq_mask = ltq_disable_irq, 211171bb2f1SJohn Crispin .irq_mask_ack = ltq_mask_and_ack_irq, 212171bb2f1SJohn Crispin }; 213171bb2f1SJohn Crispin 214171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = { 215891ab064SSudip Mukherjee .name = "eiu", 216171bb2f1SJohn Crispin .irq_startup = ltq_startup_eiu_irq, 217171bb2f1SJohn Crispin .irq_shutdown = ltq_shutdown_eiu_irq, 218171bb2f1SJohn Crispin .irq_enable = ltq_enable_irq, 219171bb2f1SJohn Crispin .irq_disable = ltq_disable_irq, 220171bb2f1SJohn Crispin .irq_unmask = ltq_enable_irq, 221171bb2f1SJohn Crispin .irq_ack = ltq_ack_irq, 222171bb2f1SJohn Crispin .irq_mask = ltq_disable_irq, 223171bb2f1SJohn Crispin .irq_mask_ack = ltq_mask_and_ack_irq, 22426365625SJohn Crispin .irq_set_type = ltq_eiu_settype, 225171bb2f1SJohn Crispin }; 226171bb2f1SJohn Crispin 2272b4dba55SHauke Mehrtens static void ltq_hw_irq_handler(struct irq_desc *desc) 228171bb2f1SJohn Crispin { 2292b4dba55SHauke Mehrtens int module = irq_desc_get_irq(desc) - 2; 230171bb2f1SJohn Crispin u32 irq; 2312b4dba55SHauke Mehrtens int hwirq; 232171bb2f1SJohn Crispin 23361fa969fSJohn Crispin irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR); 234171bb2f1SJohn Crispin if (irq == 0) 235171bb2f1SJohn Crispin return; 236171bb2f1SJohn Crispin 2373645da02SJohn Crispin /* 2383645da02SJohn Crispin * silicon bug causes only the msb set to 1 to be valid. all 239171bb2f1SJohn Crispin * other bits might be bogus 240171bb2f1SJohn Crispin */ 241171bb2f1SJohn Crispin irq = __fls(irq); 2422b4dba55SHauke Mehrtens hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module); 2432b4dba55SHauke Mehrtens generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq)); 244171bb2f1SJohn Crispin 245171bb2f1SJohn Crispin /* if this is a EBU irq, we need to ack it or get a deadlock */ 2463645da02SJohn Crispin if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT) 247171bb2f1SJohn Crispin ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10, 248171bb2f1SJohn Crispin LTQ_EBU_PCC_ISTAT); 249171bb2f1SJohn Crispin } 250171bb2f1SJohn Crispin 2513645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) 2523645da02SJohn Crispin { 2533645da02SJohn Crispin struct irq_chip *chip = <q_irq_type; 2543645da02SJohn Crispin int i; 2553645da02SJohn Crispin 2569c1628b6SJohn Crispin if (hw < MIPS_CPU_IRQ_CASCADE) 2579c1628b6SJohn Crispin return 0; 2589c1628b6SJohn Crispin 2593645da02SJohn Crispin for (i = 0; i < exin_avail; i++) 260fe46e503SJohn Crispin if (hw == ltq_eiu_irq[i]) 2613645da02SJohn Crispin chip = <q_eiu_type; 2623645da02SJohn Crispin 2637bf0d5e8SHauke Mehrtens irq_set_chip_and_handler(irq, chip, handle_level_irq); 2643645da02SJohn Crispin 2653645da02SJohn Crispin return 0; 2663645da02SJohn Crispin } 2673645da02SJohn Crispin 2683645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = { 2693645da02SJohn Crispin .xlate = irq_domain_xlate_onetwocell, 2703645da02SJohn Crispin .map = icu_map, 2713645da02SJohn Crispin }; 2723645da02SJohn Crispin 2733645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent) 274171bb2f1SJohn Crispin { 2753645da02SJohn Crispin struct device_node *eiu_node; 2763645da02SJohn Crispin struct resource res; 27726365625SJohn Crispin int i, ret; 278171bb2f1SJohn Crispin 27961fa969fSJohn Crispin for (i = 0; i < MAX_IM; i++) { 28061fa969fSJohn Crispin if (of_address_to_resource(node, i, &res)) 2813645da02SJohn Crispin panic("Failed to get icu memory range"); 282171bb2f1SJohn Crispin 2836e807852SHauke Mehrtens if (!request_mem_region(res.start, resource_size(&res), 2846e807852SHauke Mehrtens res.name)) 2853645da02SJohn Crispin pr_err("Failed to request icu memory"); 286171bb2f1SJohn Crispin 28761fa969fSJohn Crispin ltq_icu_membase[i] = ioremap_nocache(res.start, 28861fa969fSJohn Crispin resource_size(&res)); 28961fa969fSJohn Crispin if (!ltq_icu_membase[i]) 290ab75dc02SRalf Baechle panic("Failed to remap icu memory"); 29161fa969fSJohn Crispin } 292171bb2f1SJohn Crispin 29316f70b56SJohn Crispin /* turn off all irqs by default */ 29461fa969fSJohn Crispin for (i = 0; i < MAX_IM; i++) { 295171bb2f1SJohn Crispin /* make sure all irqs are turned off by default */ 29661fa969fSJohn Crispin ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER); 297171bb2f1SJohn Crispin /* clear all possibly pending interrupts */ 29861fa969fSJohn Crispin ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR); 29916f70b56SJohn Crispin } 300171bb2f1SJohn Crispin 301171bb2f1SJohn Crispin mips_cpu_irq_init(); 302171bb2f1SJohn Crispin 30361fa969fSJohn Crispin for (i = 0; i < MAX_IM; i++) 3046c356edaSFelix Fietkau irq_set_chained_handler(i + 2, ltq_hw_irq_handler); 305171bb2f1SJohn Crispin 306c2c9c788SJohn Crispin ltq_domain = irq_domain_add_linear(node, 30761fa969fSJohn Crispin (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE, 3083645da02SJohn Crispin &irq_domain_ops, 0); 309171bb2f1SJohn Crispin 31059c11579SJohn Crispin /* tell oprofile which irq to use */ 311a669efc4SAndrew Bresticker ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ); 312c2c9c788SJohn Crispin 313d32caf94SJohn Crispin /* the external interrupts are optional and xway only */ 314d32caf94SJohn Crispin eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway"); 315d32caf94SJohn Crispin if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) { 316d32caf94SJohn Crispin /* find out how many external irq sources we have */ 317fe46e503SJohn Crispin exin_avail = of_property_count_u32_elems(eiu_node, 318fe46e503SJohn Crispin "lantiq,eiu-irqs"); 319d32caf94SJohn Crispin 320d32caf94SJohn Crispin if (exin_avail > MAX_EIU) 321d32caf94SJohn Crispin exin_avail = MAX_EIU; 322d32caf94SJohn Crispin 323fe46e503SJohn Crispin ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs", 324d32caf94SJohn Crispin ltq_eiu_irq, exin_avail); 325fe46e503SJohn Crispin if (ret) 326d32caf94SJohn Crispin panic("failed to load external irq resources"); 327d32caf94SJohn Crispin 3286e807852SHauke Mehrtens if (!request_mem_region(res.start, resource_size(&res), 3296e807852SHauke Mehrtens res.name)) 330d32caf94SJohn Crispin pr_err("Failed to request eiu memory"); 331d32caf94SJohn Crispin 332d32caf94SJohn Crispin ltq_eiu_membase = ioremap_nocache(res.start, 333d32caf94SJohn Crispin resource_size(&res)); 334d32caf94SJohn Crispin if (!ltq_eiu_membase) 335d32caf94SJohn Crispin panic("Failed to remap eiu memory"); 336d32caf94SJohn Crispin } 337d32caf94SJohn Crispin 3383645da02SJohn Crispin return 0; 339171bb2f1SJohn Crispin } 340171bb2f1SJohn Crispin 341a669efc4SAndrew Bresticker int get_c0_perfcount_int(void) 342a669efc4SAndrew Bresticker { 343a669efc4SAndrew Bresticker return ltq_perfcount_irq; 344a669efc4SAndrew Bresticker } 3450cb0985fSFelix Fietkau EXPORT_SYMBOL_GPL(get_c0_perfcount_int); 346a669efc4SAndrew Bresticker 347078a55fcSPaul Gortmaker unsigned int get_c0_compare_int(void) 348171bb2f1SJohn Crispin { 349*390d1b46SHauke Mehrtens return CP0_LEGACY_COMPARE_IRQ; 350171bb2f1SJohn Crispin } 3513645da02SJohn Crispin 3523645da02SJohn Crispin static struct of_device_id __initdata of_irq_ids[] = { 3533645da02SJohn Crispin { .compatible = "lantiq,icu", .data = icu_of_init }, 3543645da02SJohn Crispin {}, 3553645da02SJohn Crispin }; 3563645da02SJohn Crispin 3573645da02SJohn Crispin void __init arch_init_irq(void) 3583645da02SJohn Crispin { 3593645da02SJohn Crispin of_irq_init(of_irq_ids); 3603645da02SJohn Crispin } 361