xref: /openbmc/linux/arch/mips/lantiq/irq.c (revision 26365625947fb7d6501065272a1fd59460c0f4ed)
1171bb2f1SJohn Crispin /*
2171bb2f1SJohn Crispin  *  This program is free software; you can redistribute it and/or modify it
3171bb2f1SJohn Crispin  *  under the terms of the GNU General Public License version 2 as published
4171bb2f1SJohn Crispin  *  by the Free Software Foundation.
5171bb2f1SJohn Crispin  *
6171bb2f1SJohn Crispin  * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
7171bb2f1SJohn Crispin  * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8171bb2f1SJohn Crispin  */
9171bb2f1SJohn Crispin 
10171bb2f1SJohn Crispin #include <linux/interrupt.h>
11171bb2f1SJohn Crispin #include <linux/ioport.h>
123645da02SJohn Crispin #include <linux/sched.h>
133645da02SJohn Crispin #include <linux/irqdomain.h>
143645da02SJohn Crispin #include <linux/of_platform.h>
153645da02SJohn Crispin #include <linux/of_address.h>
163645da02SJohn Crispin #include <linux/of_irq.h>
17171bb2f1SJohn Crispin 
18171bb2f1SJohn Crispin #include <asm/bootinfo.h>
19171bb2f1SJohn Crispin #include <asm/irq_cpu.h>
20171bb2f1SJohn Crispin 
21171bb2f1SJohn Crispin #include <lantiq_soc.h>
22171bb2f1SJohn Crispin #include <irq.h>
23171bb2f1SJohn Crispin 
243645da02SJohn Crispin /* register definitions - internal irqs */
25171bb2f1SJohn Crispin #define LTQ_ICU_IM0_ISR		0x0000
26171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IER		0x0008
27171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IOSR	0x0010
28171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IRSR	0x0018
29171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IMR		0x0020
30171bb2f1SJohn Crispin #define LTQ_ICU_IM1_ISR		0x0028
31171bb2f1SJohn Crispin #define LTQ_ICU_OFFSET		(LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
32171bb2f1SJohn Crispin 
333645da02SJohn Crispin /* register definitions - external irqs */
34171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C		0x0000
35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC	0x0004
36*26365625SJohn Crispin #define LTQ_EIU_EXIN_INC	0x0008
37171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN	0x000C
38171bb2f1SJohn Crispin 
39*26365625SJohn Crispin /* number of external interrupts */
40171bb2f1SJohn Crispin #define MAX_EIU			6
41171bb2f1SJohn Crispin 
4259c11579SJohn Crispin /* the performance counter */
4359c11579SJohn Crispin #define LTQ_PERF_IRQ		(INT_NUM_IM4_IRL0 + 31)
4459c11579SJohn Crispin 
453645da02SJohn Crispin /*
463645da02SJohn Crispin  * irqs generated by devices attached to the EBU need to be acked in
47171bb2f1SJohn Crispin  * a special manner
48171bb2f1SJohn Crispin  */
49171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ		22
50171bb2f1SJohn Crispin 
5161fa969fSJohn Crispin #define ltq_icu_w32(m, x, y)	ltq_w32((x), ltq_icu_membase[m] + (y))
5261fa969fSJohn Crispin #define ltq_icu_r32(m, x)	ltq_r32(ltq_icu_membase[m] + (x))
53171bb2f1SJohn Crispin 
54171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y)	ltq_w32((x), ltq_eiu_membase + (y))
55171bb2f1SJohn Crispin #define ltq_eiu_r32(x)		ltq_r32(ltq_eiu_membase + (x))
56171bb2f1SJohn Crispin 
57a8d096efSJohn Crispin /* our 2 ipi interrupts for VSMP */
58a8d096efSJohn Crispin #define MIPS_CPU_IPI_RESCHED_IRQ	0
59a8d096efSJohn Crispin #define MIPS_CPU_IPI_CALL_IRQ		1
60a8d096efSJohn Crispin 
613645da02SJohn Crispin /* we have a cascade of 8 irqs */
623645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE		8
633645da02SJohn Crispin 
64a8d096efSJohn Crispin #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
65a8d096efSJohn Crispin int gic_present;
66a8d096efSJohn Crispin #endif
67a8d096efSJohn Crispin 
683645da02SJohn Crispin static int exin_avail;
69*26365625SJohn Crispin static struct resource ltq_eiu_irq[MAX_EIU];
7061fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM];
71171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase;
72c2c9c788SJohn Crispin static struct irq_domain *ltq_domain;
73171bb2f1SJohn Crispin 
74*26365625SJohn Crispin int ltq_eiu_get_irq(int exin)
75*26365625SJohn Crispin {
76*26365625SJohn Crispin 	if (exin < exin_avail)
77*26365625SJohn Crispin 		return ltq_eiu_irq[exin].start;
78*26365625SJohn Crispin 	return -1;
79*26365625SJohn Crispin }
80*26365625SJohn Crispin 
81171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d)
82171bb2f1SJohn Crispin {
83171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
843645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
8561fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
86171bb2f1SJohn Crispin 
873645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
8861fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
89171bb2f1SJohn Crispin }
90171bb2f1SJohn Crispin 
91171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d)
92171bb2f1SJohn Crispin {
93171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
94171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
953645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
9661fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
97171bb2f1SJohn Crispin 
983645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
9961fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
10061fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
101171bb2f1SJohn Crispin }
102171bb2f1SJohn Crispin 
103171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d)
104171bb2f1SJohn Crispin {
105171bb2f1SJohn Crispin 	u32 isr = LTQ_ICU_IM0_ISR;
1063645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
10761fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
108171bb2f1SJohn Crispin 
1093645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
11061fa969fSJohn Crispin 	ltq_icu_w32(im, BIT(offset), isr);
111171bb2f1SJohn Crispin }
112171bb2f1SJohn Crispin 
113171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d)
114171bb2f1SJohn Crispin {
115171bb2f1SJohn Crispin 	u32 ier = LTQ_ICU_IM0_IER;
1163645da02SJohn Crispin 	int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
11761fa969fSJohn Crispin 	int im = offset / INT_NUM_IM_OFFSET;
118171bb2f1SJohn Crispin 
1193645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
12061fa969fSJohn Crispin 	ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
121171bb2f1SJohn Crispin }
122171bb2f1SJohn Crispin 
123*26365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
124*26365625SJohn Crispin {
125*26365625SJohn Crispin 	int i;
126*26365625SJohn Crispin 
127*26365625SJohn Crispin 	for (i = 0; i < MAX_EIU; i++) {
128*26365625SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i].start) {
129*26365625SJohn Crispin 			int val = 0;
130*26365625SJohn Crispin 			int edge = 0;
131*26365625SJohn Crispin 
132*26365625SJohn Crispin 			switch (type) {
133*26365625SJohn Crispin 			case IRQF_TRIGGER_NONE:
134*26365625SJohn Crispin 				break;
135*26365625SJohn Crispin 			case IRQF_TRIGGER_RISING:
136*26365625SJohn Crispin 				val = 1;
137*26365625SJohn Crispin 				edge = 1;
138*26365625SJohn Crispin 				break;
139*26365625SJohn Crispin 			case IRQF_TRIGGER_FALLING:
140*26365625SJohn Crispin 				val = 2;
141*26365625SJohn Crispin 				edge = 1;
142*26365625SJohn Crispin 				break;
143*26365625SJohn Crispin 			case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
144*26365625SJohn Crispin 				val = 3;
145*26365625SJohn Crispin 				edge = 1;
146*26365625SJohn Crispin 				break;
147*26365625SJohn Crispin 			case IRQF_TRIGGER_HIGH:
148*26365625SJohn Crispin 				val = 5;
149*26365625SJohn Crispin 				break;
150*26365625SJohn Crispin 			case IRQF_TRIGGER_LOW:
151*26365625SJohn Crispin 				val = 6;
152*26365625SJohn Crispin 				break;
153*26365625SJohn Crispin 			default:
154*26365625SJohn Crispin 				pr_err("invalid type %d for irq %ld\n",
155*26365625SJohn Crispin 					type, d->hwirq);
156*26365625SJohn Crispin 				return -EINVAL;
157*26365625SJohn Crispin 			}
158*26365625SJohn Crispin 
159*26365625SJohn Crispin 			if (edge)
160*26365625SJohn Crispin 				irq_set_handler(d->hwirq, handle_edge_irq);
161*26365625SJohn Crispin 
162*26365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
163*26365625SJohn Crispin 				(val << (i * 4)), LTQ_EIU_EXIN_C);
164*26365625SJohn Crispin 		}
165*26365625SJohn Crispin 	}
166*26365625SJohn Crispin 
167*26365625SJohn Crispin 	return 0;
168*26365625SJohn Crispin }
169*26365625SJohn Crispin 
170171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
171171bb2f1SJohn Crispin {
172171bb2f1SJohn Crispin 	int i;
173171bb2f1SJohn Crispin 
174171bb2f1SJohn Crispin 	ltq_enable_irq(d);
175171bb2f1SJohn Crispin 	for (i = 0; i < MAX_EIU; i++) {
176*26365625SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i].start) {
177*26365625SJohn Crispin 			/* by default we are low level triggered */
178*26365625SJohn Crispin 			ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
179171bb2f1SJohn Crispin 			/* clear all pending */
180*26365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
181*26365625SJohn Crispin 				LTQ_EIU_EXIN_INC);
182171bb2f1SJohn Crispin 			/* enable */
1833645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
184171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
185171bb2f1SJohn Crispin 			break;
186171bb2f1SJohn Crispin 		}
187171bb2f1SJohn Crispin 	}
188171bb2f1SJohn Crispin 
189171bb2f1SJohn Crispin 	return 0;
190171bb2f1SJohn Crispin }
191171bb2f1SJohn Crispin 
192171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d)
193171bb2f1SJohn Crispin {
194171bb2f1SJohn Crispin 	int i;
195171bb2f1SJohn Crispin 
196171bb2f1SJohn Crispin 	ltq_disable_irq(d);
197171bb2f1SJohn Crispin 	for (i = 0; i < MAX_EIU; i++) {
198*26365625SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i].start) {
199171bb2f1SJohn Crispin 			/* disable */
2003645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
201171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
202171bb2f1SJohn Crispin 			break;
203171bb2f1SJohn Crispin 		}
204171bb2f1SJohn Crispin 	}
205171bb2f1SJohn Crispin }
206171bb2f1SJohn Crispin 
207171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = {
208171bb2f1SJohn Crispin 	"icu",
209171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
210171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
211171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
212171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
213171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
214171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
215171bb2f1SJohn Crispin };
216171bb2f1SJohn Crispin 
217171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = {
218171bb2f1SJohn Crispin 	"eiu",
219171bb2f1SJohn Crispin 	.irq_startup = ltq_startup_eiu_irq,
220171bb2f1SJohn Crispin 	.irq_shutdown = ltq_shutdown_eiu_irq,
221171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
222171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
223171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
224171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
225171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
226171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
227*26365625SJohn Crispin 	.irq_set_type = ltq_eiu_settype,
228171bb2f1SJohn Crispin };
229171bb2f1SJohn Crispin 
230171bb2f1SJohn Crispin static void ltq_hw_irqdispatch(int module)
231171bb2f1SJohn Crispin {
232171bb2f1SJohn Crispin 	u32 irq;
233171bb2f1SJohn Crispin 
23461fa969fSJohn Crispin 	irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
235171bb2f1SJohn Crispin 	if (irq == 0)
236171bb2f1SJohn Crispin 		return;
237171bb2f1SJohn Crispin 
2383645da02SJohn Crispin 	/*
2393645da02SJohn Crispin 	 * silicon bug causes only the msb set to 1 to be valid. all
240171bb2f1SJohn Crispin 	 * other bits might be bogus
241171bb2f1SJohn Crispin 	 */
242171bb2f1SJohn Crispin 	irq = __fls(irq);
2433645da02SJohn Crispin 	do_IRQ((int)irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module));
244171bb2f1SJohn Crispin 
245171bb2f1SJohn Crispin 	/* if this is a EBU irq, we need to ack it or get a deadlock */
2463645da02SJohn Crispin 	if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
247171bb2f1SJohn Crispin 		ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
248171bb2f1SJohn Crispin 			LTQ_EBU_PCC_ISTAT);
249171bb2f1SJohn Crispin }
250171bb2f1SJohn Crispin 
251171bb2f1SJohn Crispin #define DEFINE_HWx_IRQDISPATCH(x)					\
252171bb2f1SJohn Crispin 	static void ltq_hw ## x ## _irqdispatch(void)			\
253171bb2f1SJohn Crispin 	{								\
254171bb2f1SJohn Crispin 		ltq_hw_irqdispatch(x);					\
255171bb2f1SJohn Crispin 	}
256171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(0)
257171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(1)
258171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(2)
259171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(3)
260171bb2f1SJohn Crispin DEFINE_HWx_IRQDISPATCH(4)
261171bb2f1SJohn Crispin 
262c2c9c788SJohn Crispin #if MIPS_CPU_TIMER_IRQ == 7
263171bb2f1SJohn Crispin static void ltq_hw5_irqdispatch(void)
264171bb2f1SJohn Crispin {
265171bb2f1SJohn Crispin 	do_IRQ(MIPS_CPU_TIMER_IRQ);
266171bb2f1SJohn Crispin }
267c2c9c788SJohn Crispin #else
268c2c9c788SJohn Crispin DEFINE_HWx_IRQDISPATCH(5)
269c2c9c788SJohn Crispin #endif
270171bb2f1SJohn Crispin 
271a8d096efSJohn Crispin #ifdef CONFIG_MIPS_MT_SMP
272a8d096efSJohn Crispin void __init arch_init_ipiirq(int irq, struct irqaction *action)
273a8d096efSJohn Crispin {
274a8d096efSJohn Crispin 	setup_irq(irq, action);
275a8d096efSJohn Crispin 	irq_set_handler(irq, handle_percpu_irq);
276a8d096efSJohn Crispin }
277a8d096efSJohn Crispin 
278a8d096efSJohn Crispin static void ltq_sw0_irqdispatch(void)
279a8d096efSJohn Crispin {
280a8d096efSJohn Crispin 	do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
281a8d096efSJohn Crispin }
282a8d096efSJohn Crispin 
283a8d096efSJohn Crispin static void ltq_sw1_irqdispatch(void)
284a8d096efSJohn Crispin {
285a8d096efSJohn Crispin 	do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
286a8d096efSJohn Crispin }
287a8d096efSJohn Crispin static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
288a8d096efSJohn Crispin {
289a8d096efSJohn Crispin 	scheduler_ipi();
290a8d096efSJohn Crispin 	return IRQ_HANDLED;
291a8d096efSJohn Crispin }
292a8d096efSJohn Crispin 
293a8d096efSJohn Crispin static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
294a8d096efSJohn Crispin {
295a8d096efSJohn Crispin 	smp_call_function_interrupt();
296a8d096efSJohn Crispin 	return IRQ_HANDLED;
297a8d096efSJohn Crispin }
298a8d096efSJohn Crispin 
299a8d096efSJohn Crispin static struct irqaction irq_resched = {
300a8d096efSJohn Crispin 	.handler	= ipi_resched_interrupt,
301a8d096efSJohn Crispin 	.flags		= IRQF_PERCPU,
302a8d096efSJohn Crispin 	.name		= "IPI_resched"
303a8d096efSJohn Crispin };
304a8d096efSJohn Crispin 
305a8d096efSJohn Crispin static struct irqaction irq_call = {
306a8d096efSJohn Crispin 	.handler	= ipi_call_interrupt,
307a8d096efSJohn Crispin 	.flags		= IRQF_PERCPU,
308a8d096efSJohn Crispin 	.name		= "IPI_call"
309a8d096efSJohn Crispin };
310a8d096efSJohn Crispin #endif
311a8d096efSJohn Crispin 
312171bb2f1SJohn Crispin asmlinkage void plat_irq_dispatch(void)
313171bb2f1SJohn Crispin {
314171bb2f1SJohn Crispin 	unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
315171bb2f1SJohn Crispin 	unsigned int i;
316171bb2f1SJohn Crispin 
317c2c9c788SJohn Crispin 	if ((MIPS_CPU_TIMER_IRQ == 7) && (pending & CAUSEF_IP7)) {
318171bb2f1SJohn Crispin 		do_IRQ(MIPS_CPU_TIMER_IRQ);
319171bb2f1SJohn Crispin 		goto out;
320171bb2f1SJohn Crispin 	} else {
32161fa969fSJohn Crispin 		for (i = 0; i < MAX_IM; i++) {
322171bb2f1SJohn Crispin 			if (pending & (CAUSEF_IP2 << i)) {
323171bb2f1SJohn Crispin 				ltq_hw_irqdispatch(i);
324171bb2f1SJohn Crispin 				goto out;
325171bb2f1SJohn Crispin 			}
326171bb2f1SJohn Crispin 		}
327171bb2f1SJohn Crispin 	}
328171bb2f1SJohn Crispin 	pr_alert("Spurious IRQ: CAUSE=0x%08x\n", read_c0_status());
329171bb2f1SJohn Crispin 
330171bb2f1SJohn Crispin out:
331171bb2f1SJohn Crispin 	return;
332171bb2f1SJohn Crispin }
333171bb2f1SJohn Crispin 
3343645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
3353645da02SJohn Crispin {
3363645da02SJohn Crispin 	struct irq_chip *chip = &ltq_irq_type;
3373645da02SJohn Crispin 	int i;
3383645da02SJohn Crispin 
3399c1628b6SJohn Crispin 	if (hw < MIPS_CPU_IRQ_CASCADE)
3409c1628b6SJohn Crispin 		return 0;
3419c1628b6SJohn Crispin 
3423645da02SJohn Crispin 	for (i = 0; i < exin_avail; i++)
343*26365625SJohn Crispin 		if (hw == ltq_eiu_irq[i].start)
3443645da02SJohn Crispin 			chip = &ltq_eiu_type;
3453645da02SJohn Crispin 
3463645da02SJohn Crispin 	irq_set_chip_and_handler(hw, chip, handle_level_irq);
3473645da02SJohn Crispin 
3483645da02SJohn Crispin 	return 0;
3493645da02SJohn Crispin }
3503645da02SJohn Crispin 
3513645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = {
3523645da02SJohn Crispin 	.xlate = irq_domain_xlate_onetwocell,
3533645da02SJohn Crispin 	.map = icu_map,
3543645da02SJohn Crispin };
3553645da02SJohn Crispin 
356171bb2f1SJohn Crispin static struct irqaction cascade = {
357171bb2f1SJohn Crispin 	.handler = no_action,
358171bb2f1SJohn Crispin 	.name = "cascade",
359171bb2f1SJohn Crispin };
360171bb2f1SJohn Crispin 
3613645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent)
362171bb2f1SJohn Crispin {
3633645da02SJohn Crispin 	struct device_node *eiu_node;
3643645da02SJohn Crispin 	struct resource res;
365*26365625SJohn Crispin 	int i, ret;
366171bb2f1SJohn Crispin 
36761fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
36861fa969fSJohn Crispin 		if (of_address_to_resource(node, i, &res))
3693645da02SJohn Crispin 			panic("Failed to get icu memory range");
370171bb2f1SJohn Crispin 
37161fa969fSJohn Crispin 		if (request_mem_region(res.start, resource_size(&res),
37261fa969fSJohn Crispin 					res.name) < 0)
3733645da02SJohn Crispin 			pr_err("Failed to request icu memory");
374171bb2f1SJohn Crispin 
37561fa969fSJohn Crispin 		ltq_icu_membase[i] = ioremap_nocache(res.start,
37661fa969fSJohn Crispin 					resource_size(&res));
37761fa969fSJohn Crispin 		if (!ltq_icu_membase[i])
378ab75dc02SRalf Baechle 			panic("Failed to remap icu memory");
37961fa969fSJohn Crispin 	}
380171bb2f1SJohn Crispin 
3813645da02SJohn Crispin 	/* the external interrupts are optional and xway only */
382*26365625SJohn Crispin 	eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
38370ec9054SJohn Crispin 	if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
3843645da02SJohn Crispin 		/* find out how many external irq sources we have */
385*26365625SJohn Crispin 		exin_avail = of_irq_count(eiu_node);
386171bb2f1SJohn Crispin 
3873645da02SJohn Crispin 		if (exin_avail > MAX_EIU)
3883645da02SJohn Crispin 			exin_avail = MAX_EIU;
389171bb2f1SJohn Crispin 
390*26365625SJohn Crispin 		ret = of_irq_to_resource_table(eiu_node,
391*26365625SJohn Crispin 						ltq_eiu_irq, exin_avail);
392*26365625SJohn Crispin 		if (ret != exin_avail)
393*26365625SJohn Crispin 			panic("failed to load external irq resources\n");
394*26365625SJohn Crispin 
3953645da02SJohn Crispin 		if (request_mem_region(res.start, resource_size(&res),
3963645da02SJohn Crispin 							res.name) < 0)
3973645da02SJohn Crispin 			pr_err("Failed to request eiu memory");
3983645da02SJohn Crispin 
3993645da02SJohn Crispin 		ltq_eiu_membase = ioremap_nocache(res.start,
4003645da02SJohn Crispin 							resource_size(&res));
401171bb2f1SJohn Crispin 		if (!ltq_eiu_membase)
402ab75dc02SRalf Baechle 			panic("Failed to remap eiu memory");
4033645da02SJohn Crispin 	}
404171bb2f1SJohn Crispin 
40516f70b56SJohn Crispin 	/* turn off all irqs by default */
40661fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
407171bb2f1SJohn Crispin 		/* make sure all irqs are turned off by default */
40861fa969fSJohn Crispin 		ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
409171bb2f1SJohn Crispin 		/* clear all possibly pending interrupts */
41061fa969fSJohn Crispin 		ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
41116f70b56SJohn Crispin 	}
412171bb2f1SJohn Crispin 
413171bb2f1SJohn Crispin 	mips_cpu_irq_init();
414171bb2f1SJohn Crispin 
41561fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++)
41661fa969fSJohn Crispin 		setup_irq(i + 2, &cascade);
417171bb2f1SJohn Crispin 
418171bb2f1SJohn Crispin 	if (cpu_has_vint) {
419171bb2f1SJohn Crispin 		pr_info("Setting up vectored interrupts\n");
420171bb2f1SJohn Crispin 		set_vi_handler(2, ltq_hw0_irqdispatch);
421171bb2f1SJohn Crispin 		set_vi_handler(3, ltq_hw1_irqdispatch);
422171bb2f1SJohn Crispin 		set_vi_handler(4, ltq_hw2_irqdispatch);
423171bb2f1SJohn Crispin 		set_vi_handler(5, ltq_hw3_irqdispatch);
424171bb2f1SJohn Crispin 		set_vi_handler(6, ltq_hw4_irqdispatch);
425171bb2f1SJohn Crispin 		set_vi_handler(7, ltq_hw5_irqdispatch);
426171bb2f1SJohn Crispin 	}
427171bb2f1SJohn Crispin 
428c2c9c788SJohn Crispin 	ltq_domain = irq_domain_add_linear(node,
42961fa969fSJohn Crispin 		(MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
4303645da02SJohn Crispin 		&irq_domain_ops, 0);
431171bb2f1SJohn Crispin 
432a8d096efSJohn Crispin #if defined(CONFIG_MIPS_MT_SMP)
433a8d096efSJohn Crispin 	if (cpu_has_vint) {
434a8d096efSJohn Crispin 		pr_info("Setting up IPI vectored interrupts\n");
435a8d096efSJohn Crispin 		set_vi_handler(MIPS_CPU_IPI_RESCHED_IRQ, ltq_sw0_irqdispatch);
436a8d096efSJohn Crispin 		set_vi_handler(MIPS_CPU_IPI_CALL_IRQ, ltq_sw1_irqdispatch);
437a8d096efSJohn Crispin 	}
438a8d096efSJohn Crispin 	arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ,
439a8d096efSJohn Crispin 		&irq_resched);
440a8d096efSJohn Crispin 	arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ, &irq_call);
441a8d096efSJohn Crispin #endif
442a8d096efSJohn Crispin 
443171bb2f1SJohn Crispin #if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
444171bb2f1SJohn Crispin 	set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 |
445171bb2f1SJohn Crispin 		IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
446171bb2f1SJohn Crispin #else
447171bb2f1SJohn Crispin 	set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ0 | IE_IRQ1 |
448171bb2f1SJohn Crispin 		IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
449171bb2f1SJohn Crispin #endif
45059c11579SJohn Crispin 
45159c11579SJohn Crispin 	/* tell oprofile which irq to use */
45279d61a04SJohn Crispin 	cp0_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
453c2c9c788SJohn Crispin 
454c2c9c788SJohn Crispin 	/*
455c2c9c788SJohn Crispin 	 * if the timer irq is not one of the mips irqs we need to
456c2c9c788SJohn Crispin 	 * create a mapping
457c2c9c788SJohn Crispin 	 */
458c2c9c788SJohn Crispin 	if (MIPS_CPU_TIMER_IRQ != 7)
459c2c9c788SJohn Crispin 		irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ);
460c2c9c788SJohn Crispin 
4613645da02SJohn Crispin 	return 0;
462171bb2f1SJohn Crispin }
463171bb2f1SJohn Crispin 
464171bb2f1SJohn Crispin unsigned int __cpuinit get_c0_compare_int(void)
465171bb2f1SJohn Crispin {
466c2c9c788SJohn Crispin 	return MIPS_CPU_TIMER_IRQ;
467171bb2f1SJohn Crispin }
4683645da02SJohn Crispin 
4693645da02SJohn Crispin static struct of_device_id __initdata of_irq_ids[] = {
4703645da02SJohn Crispin 	{ .compatible = "lantiq,icu", .data = icu_of_init },
4713645da02SJohn Crispin 	{},
4723645da02SJohn Crispin };
4733645da02SJohn Crispin 
4743645da02SJohn Crispin void __init arch_init_irq(void)
4753645da02SJohn Crispin {
4763645da02SJohn Crispin 	of_irq_init(of_irq_ids);
4773645da02SJohn Crispin }
478