12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29f98f3ddSPaul Burton /*
39f98f3ddSPaul Burton * Copyright (C) 2013 Imagination Technologies
4fb615d61SPaul Burton * Author: Paul Burton <paul.burton@mips.com>
59f98f3ddSPaul Burton */
69f98f3ddSPaul Burton
79f98f3ddSPaul Burton #include <linux/errno.h>
823d5de8eSPaul Burton #include <linux/percpu.h>
923d5de8eSPaul Burton #include <linux/spinlock.h>
109f98f3ddSPaul Burton
11e83f7e02SPaul Burton #include <asm/mips-cps.h>
129f98f3ddSPaul Burton #include <asm/mipsregs.h>
139f98f3ddSPaul Burton
14abe852eaSPaul Burton void __iomem *mips_gcr_base;
159f98f3ddSPaul Burton void __iomem *mips_cm_l2sync_base;
16c0b584a2SMarkos Chandras int mips_cm_is64;
179f98f3ddSPaul Burton
183885c2b4SMarkos Chandras static char *cm2_tr[8] = {
193885c2b4SMarkos Chandras "mem", "gcr", "gic", "mmio",
203885c2b4SMarkos Chandras "0x04", "cpc", "0x06", "0x07"
213885c2b4SMarkos Chandras };
223885c2b4SMarkos Chandras
2392a76f6dSAdam Buchbinder /* CM3 Tag ECC transaction type */
243885c2b4SMarkos Chandras static char *cm3_tr[16] = {
253885c2b4SMarkos Chandras [0x0] = "ReqNoData",
263885c2b4SMarkos Chandras [0x1] = "0x1",
273885c2b4SMarkos Chandras [0x2] = "ReqWData",
283885c2b4SMarkos Chandras [0x3] = "0x3",
293885c2b4SMarkos Chandras [0x4] = "IReqNoResp",
303885c2b4SMarkos Chandras [0x5] = "IReqWResp",
313885c2b4SMarkos Chandras [0x6] = "IReqNoRespDat",
323885c2b4SMarkos Chandras [0x7] = "IReqWRespDat",
333885c2b4SMarkos Chandras [0x8] = "RespNoData",
343885c2b4SMarkos Chandras [0x9] = "RespDataFol",
353885c2b4SMarkos Chandras [0xa] = "RespWData",
363885c2b4SMarkos Chandras [0xb] = "RespDataOnly",
373885c2b4SMarkos Chandras [0xc] = "IRespNoData",
383885c2b4SMarkos Chandras [0xd] = "IRespDataFol",
393885c2b4SMarkos Chandras [0xe] = "IRespWData",
403885c2b4SMarkos Chandras [0xf] = "IRespDataOnly"
413885c2b4SMarkos Chandras };
423885c2b4SMarkos Chandras
433885c2b4SMarkos Chandras static char *cm2_cmd[32] = {
443885c2b4SMarkos Chandras [0x00] = "0x00",
453885c2b4SMarkos Chandras [0x01] = "Legacy Write",
463885c2b4SMarkos Chandras [0x02] = "Legacy Read",
473885c2b4SMarkos Chandras [0x03] = "0x03",
483885c2b4SMarkos Chandras [0x04] = "0x04",
493885c2b4SMarkos Chandras [0x05] = "0x05",
503885c2b4SMarkos Chandras [0x06] = "0x06",
513885c2b4SMarkos Chandras [0x07] = "0x07",
523885c2b4SMarkos Chandras [0x08] = "Coherent Read Own",
533885c2b4SMarkos Chandras [0x09] = "Coherent Read Share",
543885c2b4SMarkos Chandras [0x0a] = "Coherent Read Discard",
553885c2b4SMarkos Chandras [0x0b] = "Coherent Ready Share Always",
563885c2b4SMarkos Chandras [0x0c] = "Coherent Upgrade",
573885c2b4SMarkos Chandras [0x0d] = "Coherent Writeback",
583885c2b4SMarkos Chandras [0x0e] = "0x0e",
593885c2b4SMarkos Chandras [0x0f] = "0x0f",
603885c2b4SMarkos Chandras [0x10] = "Coherent Copyback",
613885c2b4SMarkos Chandras [0x11] = "Coherent Copyback Invalidate",
623885c2b4SMarkos Chandras [0x12] = "Coherent Invalidate",
633885c2b4SMarkos Chandras [0x13] = "Coherent Write Invalidate",
643885c2b4SMarkos Chandras [0x14] = "Coherent Completion Sync",
653885c2b4SMarkos Chandras [0x15] = "0x15",
663885c2b4SMarkos Chandras [0x16] = "0x16",
673885c2b4SMarkos Chandras [0x17] = "0x17",
683885c2b4SMarkos Chandras [0x18] = "0x18",
693885c2b4SMarkos Chandras [0x19] = "0x19",
703885c2b4SMarkos Chandras [0x1a] = "0x1a",
713885c2b4SMarkos Chandras [0x1b] = "0x1b",
723885c2b4SMarkos Chandras [0x1c] = "0x1c",
733885c2b4SMarkos Chandras [0x1d] = "0x1d",
743885c2b4SMarkos Chandras [0x1e] = "0x1e",
753885c2b4SMarkos Chandras [0x1f] = "0x1f"
763885c2b4SMarkos Chandras };
773885c2b4SMarkos Chandras
783885c2b4SMarkos Chandras /* CM3 Tag ECC command type */
793885c2b4SMarkos Chandras static char *cm3_cmd[16] = {
803885c2b4SMarkos Chandras [0x0] = "Legacy Read",
813885c2b4SMarkos Chandras [0x1] = "Legacy Write",
823885c2b4SMarkos Chandras [0x2] = "Coherent Read Own",
833885c2b4SMarkos Chandras [0x3] = "Coherent Read Share",
843885c2b4SMarkos Chandras [0x4] = "Coherent Read Discard",
853885c2b4SMarkos Chandras [0x5] = "Coherent Evicted",
863885c2b4SMarkos Chandras [0x6] = "Coherent Upgrade",
873885c2b4SMarkos Chandras [0x7] = "Coherent Upgrade for Store Conditional",
883885c2b4SMarkos Chandras [0x8] = "Coherent Writeback",
893885c2b4SMarkos Chandras [0x9] = "Coherent Write Invalidate",
903885c2b4SMarkos Chandras [0xa] = "0xa",
913885c2b4SMarkos Chandras [0xb] = "0xb",
923885c2b4SMarkos Chandras [0xc] = "0xc",
933885c2b4SMarkos Chandras [0xd] = "0xd",
943885c2b4SMarkos Chandras [0xe] = "0xe",
953885c2b4SMarkos Chandras [0xf] = "0xf"
963885c2b4SMarkos Chandras };
973885c2b4SMarkos Chandras
983885c2b4SMarkos Chandras /* CM3 Tag ECC command group */
993885c2b4SMarkos Chandras static char *cm3_cmd_group[8] = {
1003885c2b4SMarkos Chandras [0x0] = "Normal",
1013885c2b4SMarkos Chandras [0x1] = "Registers",
1023885c2b4SMarkos Chandras [0x2] = "TLB",
1033885c2b4SMarkos Chandras [0x3] = "0x3",
1043885c2b4SMarkos Chandras [0x4] = "L1I",
1053885c2b4SMarkos Chandras [0x5] = "L1D",
1063885c2b4SMarkos Chandras [0x6] = "L3",
1073885c2b4SMarkos Chandras [0x7] = "L2"
1083885c2b4SMarkos Chandras };
1093885c2b4SMarkos Chandras
1103885c2b4SMarkos Chandras static char *cm2_core[8] = {
1113885c2b4SMarkos Chandras "Invalid/OK", "Invalid/Data",
1123885c2b4SMarkos Chandras "Shared/OK", "Shared/Data",
1133885c2b4SMarkos Chandras "Modified/OK", "Modified/Data",
1143885c2b4SMarkos Chandras "Exclusive/OK", "Exclusive/Data"
1153885c2b4SMarkos Chandras };
1163885c2b4SMarkos Chandras
117109111b3SSerge Semin static char *cm2_l2_type[4] = {
118109111b3SSerge Semin [0x0] = "None",
119109111b3SSerge Semin [0x1] = "Tag RAM single/double ECC error",
120109111b3SSerge Semin [0x2] = "Data RAM single/double ECC error",
121109111b3SSerge Semin [0x3] = "WS RAM uncorrectable dirty parity"
122109111b3SSerge Semin };
123109111b3SSerge Semin
124109111b3SSerge Semin static char *cm2_l2_instr[32] = {
125109111b3SSerge Semin [0x00] = "L2_NOP",
126109111b3SSerge Semin [0x01] = "L2_ERR_CORR",
127109111b3SSerge Semin [0x02] = "L2_TAG_INV",
128109111b3SSerge Semin [0x03] = "L2_WS_CLEAN",
129109111b3SSerge Semin [0x04] = "L2_RD_MDYFY_WR",
130109111b3SSerge Semin [0x05] = "L2_WS_MRU",
131109111b3SSerge Semin [0x06] = "L2_EVICT_LN2",
132109111b3SSerge Semin [0x07] = "0x07",
133109111b3SSerge Semin [0x08] = "L2_EVICT",
134109111b3SSerge Semin [0x09] = "L2_REFL",
135109111b3SSerge Semin [0x0a] = "L2_RD",
136109111b3SSerge Semin [0x0b] = "L2_WR",
137109111b3SSerge Semin [0x0c] = "L2_EVICT_MRU",
138109111b3SSerge Semin [0x0d] = "L2_SYNC",
139109111b3SSerge Semin [0x0e] = "L2_REFL_ERR",
140109111b3SSerge Semin [0x0f] = "0x0f",
141109111b3SSerge Semin [0x10] = "L2_INDX_WB_INV",
142109111b3SSerge Semin [0x11] = "L2_INDX_LD_TAG",
143109111b3SSerge Semin [0x12] = "L2_INDX_ST_TAG",
144109111b3SSerge Semin [0x13] = "L2_INDX_ST_DATA",
145109111b3SSerge Semin [0x14] = "L2_INDX_ST_ECC",
146109111b3SSerge Semin [0x15] = "0x15",
147109111b3SSerge Semin [0x16] = "0x16",
148109111b3SSerge Semin [0x17] = "0x17",
149109111b3SSerge Semin [0x18] = "L2_FTCH_AND_LCK",
150109111b3SSerge Semin [0x19] = "L2_HIT_INV",
151109111b3SSerge Semin [0x1a] = "L2_HIT_WB_INV",
152109111b3SSerge Semin [0x1b] = "L2_HIT_WB",
153109111b3SSerge Semin [0x1c] = "0x1c",
154109111b3SSerge Semin [0x1d] = "0x1d",
155109111b3SSerge Semin [0x1e] = "0x1e",
156109111b3SSerge Semin [0x1f] = "0x1f"
157109111b3SSerge Semin };
158109111b3SSerge Semin
1593885c2b4SMarkos Chandras static char *cm2_causes[32] = {
1603885c2b4SMarkos Chandras "None", "GC_WR_ERR", "GC_RD_ERR", "COH_WR_ERR",
1613885c2b4SMarkos Chandras "COH_RD_ERR", "MMIO_WR_ERR", "MMIO_RD_ERR", "0x07",
1623885c2b4SMarkos Chandras "0x08", "0x09", "0x0a", "0x0b",
1633885c2b4SMarkos Chandras "0x0c", "0x0d", "0x0e", "0x0f",
1648a0efb8bSSerge Semin "0x10", "INTVN_WR_ERR", "INTVN_RD_ERR", "0x13",
1658a0efb8bSSerge Semin "0x14", "0x15", "0x16", "0x17",
166109111b3SSerge Semin "L2_RD_UNCORR", "L2_WR_UNCORR", "L2_CORR", "0x1b",
1673885c2b4SMarkos Chandras "0x1c", "0x1d", "0x1e", "0x1f"
1683885c2b4SMarkos Chandras };
1693885c2b4SMarkos Chandras
1703885c2b4SMarkos Chandras static char *cm3_causes[32] = {
1713885c2b4SMarkos Chandras "0x0", "MP_CORRECTABLE_ECC_ERR", "MP_REQUEST_DECODE_ERR",
1723885c2b4SMarkos Chandras "MP_UNCORRECTABLE_ECC_ERR", "MP_PARITY_ERR", "MP_COHERENCE_ERR",
1733885c2b4SMarkos Chandras "CMBIU_REQUEST_DECODE_ERR", "CMBIU_PARITY_ERR", "CMBIU_AXI_RESP_ERR",
1743885c2b4SMarkos Chandras "0x9", "RBI_BUS_ERR", "0xb", "0xc", "0xd", "0xe", "0xf", "0x10",
1753885c2b4SMarkos Chandras "0x11", "0x12", "0x13", "0x14", "0x15", "0x16", "0x17", "0x18",
1763885c2b4SMarkos Chandras "0x19", "0x1a", "0x1b", "0x1c", "0x1d", "0x1e", "0x1f"
1773885c2b4SMarkos Chandras };
1783885c2b4SMarkos Chandras
17923d5de8eSPaul Burton static DEFINE_PER_CPU_ALIGNED(spinlock_t, cm_core_lock);
18023d5de8eSPaul Burton static DEFINE_PER_CPU_ALIGNED(unsigned long, cm_core_lock_flags);
18123d5de8eSPaul Burton
__mips_cm_phys_base(void)18215d45cceSRalf Baechle phys_addr_t __mips_cm_phys_base(void)
1839f98f3ddSPaul Burton {
184038b0f53SMarkos Chandras unsigned long cmgcr;
1859f98f3ddSPaul Burton
1869f98f3ddSPaul Burton /* Check the CMGCRBase register is implemented */
187*e1aa1dfeSJiaxun Yang if (!(read_c0_config() & MIPS_CONF_M))
188*e1aa1dfeSJiaxun Yang return 0;
189*e1aa1dfeSJiaxun Yang
190*e1aa1dfeSJiaxun Yang if (!(read_c0_config2() & MIPS_CONF_M))
191*e1aa1dfeSJiaxun Yang return 0;
192*e1aa1dfeSJiaxun Yang
193*e1aa1dfeSJiaxun Yang if (!(read_c0_config3() & MIPS_CONF3_CMGCR))
1949f98f3ddSPaul Burton return 0;
1959f98f3ddSPaul Burton
1969f98f3ddSPaul Burton /* Read the address from CMGCRBase */
1979f98f3ddSPaul Burton cmgcr = read_c0_cmgcrbase();
1989f98f3ddSPaul Burton return (cmgcr & MIPS_CMGCRF_BASE) << (36 - 32);
1999f98f3ddSPaul Burton }
2009f98f3ddSPaul Burton
20115d45cceSRalf Baechle phys_addr_t mips_cm_phys_base(void)
2029f98f3ddSPaul Burton __attribute__((weak, alias("__mips_cm_phys_base")));
2039f98f3ddSPaul Burton
__mips_cm_l2sync_phys_base(void)20415d45cceSRalf Baechle phys_addr_t __mips_cm_l2sync_phys_base(void)
2059f98f3ddSPaul Burton {
2069f98f3ddSPaul Burton u32 base_reg;
2079f98f3ddSPaul Burton
2089f98f3ddSPaul Burton /*
2099f98f3ddSPaul Burton * If the L2-only sync region is already enabled then leave it at it's
2109f98f3ddSPaul Burton * current location.
2119f98f3ddSPaul Burton */
2129f98f3ddSPaul Burton base_reg = read_gcr_l2_only_sync_base();
21393c5bba5SPaul Burton if (base_reg & CM_GCR_L2_ONLY_SYNC_BASE_SYNCEN)
21493c5bba5SPaul Burton return base_reg & CM_GCR_L2_ONLY_SYNC_BASE_SYNCBASE;
2159f98f3ddSPaul Burton
2169f98f3ddSPaul Burton /* Default to following the CM */
2179f98f3ddSPaul Burton return mips_cm_phys_base() + MIPS_CM_GCR_SIZE;
2189f98f3ddSPaul Burton }
2199f98f3ddSPaul Burton
22015d45cceSRalf Baechle phys_addr_t mips_cm_l2sync_phys_base(void)
2219f98f3ddSPaul Burton __attribute__((weak, alias("__mips_cm_l2sync_phys_base")));
2229f98f3ddSPaul Burton
mips_cm_probe_l2sync(void)2239f98f3ddSPaul Burton static void mips_cm_probe_l2sync(void)
2249f98f3ddSPaul Burton {
2259f98f3ddSPaul Burton unsigned major_rev;
22615d45cceSRalf Baechle phys_addr_t addr;
2279f98f3ddSPaul Burton
2289f98f3ddSPaul Burton /* L2-only sync was introduced with CM major revision 6 */
22918b8f5b6SGeert Uytterhoeven major_rev = FIELD_GET(CM_GCR_REV_MAJOR, read_gcr_rev());
2309f98f3ddSPaul Burton if (major_rev < 6)
2319f98f3ddSPaul Burton return;
2329f98f3ddSPaul Burton
2339f98f3ddSPaul Burton /* Find a location for the L2 sync region */
2349f98f3ddSPaul Burton addr = mips_cm_l2sync_phys_base();
23593c5bba5SPaul Burton BUG_ON((addr & CM_GCR_L2_ONLY_SYNC_BASE_SYNCBASE) != addr);
2369f98f3ddSPaul Burton if (!addr)
2379f98f3ddSPaul Burton return;
2389f98f3ddSPaul Burton
2399f98f3ddSPaul Burton /* Set the region base address & enable it */
24093c5bba5SPaul Burton write_gcr_l2_only_sync_base(addr | CM_GCR_L2_ONLY_SYNC_BASE_SYNCEN);
2419f98f3ddSPaul Burton
2429f98f3ddSPaul Burton /* Map the region */
2434bdc0d67SChristoph Hellwig mips_cm_l2sync_base = ioremap(addr, MIPS_CM_L2SYNC_SIZE);
2449f98f3ddSPaul Burton }
2459f98f3ddSPaul Burton
mips_cm_probe(void)2469f98f3ddSPaul Burton int mips_cm_probe(void)
2479f98f3ddSPaul Burton {
24815d45cceSRalf Baechle phys_addr_t addr;
2499f98f3ddSPaul Burton u32 base_reg;
25023d5de8eSPaul Burton unsigned cpu;
2519f98f3ddSPaul Burton
252c014d164SMarkos Chandras /*
253c014d164SMarkos Chandras * No need to probe again if we have already been
254c014d164SMarkos Chandras * here before.
255c014d164SMarkos Chandras */
256abe852eaSPaul Burton if (mips_gcr_base)
257c014d164SMarkos Chandras return 0;
258c014d164SMarkos Chandras
2599f98f3ddSPaul Burton addr = mips_cm_phys_base();
26093c5bba5SPaul Burton BUG_ON((addr & CM_GCR_BASE_GCRBASE) != addr);
2619f98f3ddSPaul Burton if (!addr)
2629f98f3ddSPaul Burton return -ENODEV;
2639f98f3ddSPaul Burton
2644bdc0d67SChristoph Hellwig mips_gcr_base = ioremap(addr, MIPS_CM_GCR_SIZE);
265abe852eaSPaul Burton if (!mips_gcr_base)
2669f98f3ddSPaul Burton return -ENXIO;
2679f98f3ddSPaul Burton
2689f98f3ddSPaul Burton /* sanity check that we're looking at a CM */
2699f98f3ddSPaul Burton base_reg = read_gcr_base();
27093c5bba5SPaul Burton if ((base_reg & CM_GCR_BASE_GCRBASE) != addr) {
2719f98f3ddSPaul Burton pr_err("GCRs appear to have been moved (expected them at 0x%08lx)!\n",
2729f98f3ddSPaul Burton (unsigned long)addr);
2732673ecf9SQinglang Miao iounmap(mips_gcr_base);
274abe852eaSPaul Burton mips_gcr_base = NULL;
2759f98f3ddSPaul Burton return -ENODEV;
2769f98f3ddSPaul Burton }
2779f98f3ddSPaul Burton
2789f98f3ddSPaul Burton /* set default target to memory */
279846e1913SPaul Burton change_gcr_base(CM_GCR_BASE_CMDEFTGT, CM_GCR_BASE_CMDEFTGT_MEM);
2809f98f3ddSPaul Burton
2819f98f3ddSPaul Burton /* disable CM regions */
28293c5bba5SPaul Burton write_gcr_reg0_base(CM_GCR_REGn_BASE_BASEADDR);
28393c5bba5SPaul Burton write_gcr_reg0_mask(CM_GCR_REGn_MASK_ADDRMASK);
28493c5bba5SPaul Burton write_gcr_reg1_base(CM_GCR_REGn_BASE_BASEADDR);
28593c5bba5SPaul Burton write_gcr_reg1_mask(CM_GCR_REGn_MASK_ADDRMASK);
28693c5bba5SPaul Burton write_gcr_reg2_base(CM_GCR_REGn_BASE_BASEADDR);
28793c5bba5SPaul Burton write_gcr_reg2_mask(CM_GCR_REGn_MASK_ADDRMASK);
28893c5bba5SPaul Burton write_gcr_reg3_base(CM_GCR_REGn_BASE_BASEADDR);
28993c5bba5SPaul Burton write_gcr_reg3_mask(CM_GCR_REGn_MASK_ADDRMASK);
2909f98f3ddSPaul Burton
2919f98f3ddSPaul Burton /* probe for an L2-only sync region */
2929f98f3ddSPaul Burton mips_cm_probe_l2sync();
2939f98f3ddSPaul Burton
294c0b584a2SMarkos Chandras /* determine register width for this CM */
29597f2645fSMasahiro Yamada mips_cm_is64 = IS_ENABLED(CONFIG_64BIT) && (mips_cm_revision() >= CM_REV_CM3);
296c0b584a2SMarkos Chandras
29723d5de8eSPaul Burton for_each_possible_cpu(cpu)
29823d5de8eSPaul Burton spin_lock_init(&per_cpu(cm_core_lock, cpu));
29923d5de8eSPaul Burton
3009f98f3ddSPaul Burton return 0;
3019f98f3ddSPaul Burton }
3023885c2b4SMarkos Chandras
mips_cm_lock_other(unsigned int cluster,unsigned int core,unsigned int vp,unsigned int block)30368923cdcSPaul Burton void mips_cm_lock_other(unsigned int cluster, unsigned int core,
30468923cdcSPaul Burton unsigned int vp, unsigned int block)
30523d5de8eSPaul Burton {
30668923cdcSPaul Burton unsigned int curr_core, cm_rev;
30723d5de8eSPaul Burton u32 val;
30823d5de8eSPaul Burton
30968923cdcSPaul Burton cm_rev = mips_cm_revision();
31023d5de8eSPaul Burton preempt_disable();
31123d5de8eSPaul Burton
31268923cdcSPaul Burton if (cm_rev >= CM_REV_CM3) {
31318b8f5b6SGeert Uytterhoeven val = FIELD_PREP(CM3_GCR_Cx_OTHER_CORE, core) |
31418b8f5b6SGeert Uytterhoeven FIELD_PREP(CM3_GCR_Cx_OTHER_VP, vp);
315516db1c6SPaul Burton
31668923cdcSPaul Burton if (cm_rev >= CM_REV_CM3_5) {
31768923cdcSPaul Burton val |= CM_GCR_Cx_OTHER_CLUSTER_EN;
31818b8f5b6SGeert Uytterhoeven val |= FIELD_PREP(CM_GCR_Cx_OTHER_CLUSTER, cluster);
31918b8f5b6SGeert Uytterhoeven val |= FIELD_PREP(CM_GCR_Cx_OTHER_BLOCK, block);
32068923cdcSPaul Burton } else {
32168923cdcSPaul Burton WARN_ON(cluster != 0);
32268923cdcSPaul Burton WARN_ON(block != CM_GCR_Cx_OTHER_BLOCK_LOCAL);
32368923cdcSPaul Burton }
32468923cdcSPaul Burton
325516db1c6SPaul Burton /*
326516db1c6SPaul Burton * We need to disable interrupts in SMP systems in order to
327516db1c6SPaul Burton * ensure that we don't interrupt the caller with code which
328516db1c6SPaul Burton * may modify the redirect register. We do so here in a
329516db1c6SPaul Burton * slightly obscure way by using a spin lock, since this has
330516db1c6SPaul Burton * the neat property of also catching any nested uses of
331516db1c6SPaul Burton * mips_cm_lock_other() leading to a deadlock or a nice warning
332516db1c6SPaul Burton * with lockdep enabled.
333516db1c6SPaul Burton */
334516db1c6SPaul Burton spin_lock_irqsave(this_cpu_ptr(&cm_core_lock),
335516db1c6SPaul Burton *this_cpu_ptr(&cm_core_lock_flags));
33623d5de8eSPaul Burton } else {
33768923cdcSPaul Burton WARN_ON(cluster != 0);
33868923cdcSPaul Burton WARN_ON(block != CM_GCR_Cx_OTHER_BLOCK_LOCAL);
339516db1c6SPaul Burton
340516db1c6SPaul Burton /*
341516db1c6SPaul Burton * We only have a GCR_CL_OTHER per core in systems with
342516db1c6SPaul Burton * CM 2.5 & older, so have to ensure other VP(E)s don't
343516db1c6SPaul Burton * race with us.
344516db1c6SPaul Burton */
345f875a832SPaul Burton curr_core = cpu_core(¤t_cpu_data);
346516db1c6SPaul Burton spin_lock_irqsave(&per_cpu(cm_core_lock, curr_core),
347516db1c6SPaul Burton per_cpu(cm_core_lock_flags, curr_core));
348516db1c6SPaul Burton
34918b8f5b6SGeert Uytterhoeven val = FIELD_PREP(CM_GCR_Cx_OTHER_CORENUM, core);
35023d5de8eSPaul Burton }
35123d5de8eSPaul Burton
35223d5de8eSPaul Burton write_gcr_cl_other(val);
35378a54c4dSPaul Burton
35478a54c4dSPaul Burton /*
35578a54c4dSPaul Burton * Ensure the core-other region reflects the appropriate core &
35678a54c4dSPaul Burton * VP before any accesses to it occur.
35778a54c4dSPaul Burton */
35878a54c4dSPaul Burton mb();
35923d5de8eSPaul Burton }
36023d5de8eSPaul Burton
mips_cm_unlock_other(void)36123d5de8eSPaul Burton void mips_cm_unlock_other(void)
36223d5de8eSPaul Burton {
363516db1c6SPaul Burton unsigned int curr_core;
36423d5de8eSPaul Burton
365516db1c6SPaul Burton if (mips_cm_revision() < CM_REV_CM3) {
366f875a832SPaul Burton curr_core = cpu_core(¤t_cpu_data);
36723d5de8eSPaul Burton spin_unlock_irqrestore(&per_cpu(cm_core_lock, curr_core),
36823d5de8eSPaul Burton per_cpu(cm_core_lock_flags, curr_core));
369516db1c6SPaul Burton } else {
370516db1c6SPaul Burton spin_unlock_irqrestore(this_cpu_ptr(&cm_core_lock),
371516db1c6SPaul Burton *this_cpu_ptr(&cm_core_lock_flags));
372516db1c6SPaul Burton }
373516db1c6SPaul Burton
37423d5de8eSPaul Burton preempt_enable();
37523d5de8eSPaul Burton }
37623d5de8eSPaul Burton
mips_cm_error_report(void)3773885c2b4SMarkos Chandras void mips_cm_error_report(void)
3783885c2b4SMarkos Chandras {
37947b26a46SPaul Burton u64 cm_error, cm_addr, cm_other;
38047b26a46SPaul Burton unsigned long revision;
38147b26a46SPaul Burton int ocause, cause;
3823885c2b4SMarkos Chandras char buf[256];
3833885c2b4SMarkos Chandras
3843885c2b4SMarkos Chandras if (!mips_cm_present())
3853885c2b4SMarkos Chandras return;
3863885c2b4SMarkos Chandras
38703b1b85dSPaul Burton revision = mips_cm_revision();
38803b1b85dSPaul Burton cm_error = read_gcr_error_cause();
38903b1b85dSPaul Burton cm_addr = read_gcr_error_addr();
39003b1b85dSPaul Burton cm_other = read_gcr_error_mult();
391b025d518SPaul Burton
392b025d518SPaul Burton if (revision < CM_REV_CM3) { /* CM2 */
39318b8f5b6SGeert Uytterhoeven cause = FIELD_GET(CM_GCR_ERROR_CAUSE_ERRTYPE, cm_error);
39418b8f5b6SGeert Uytterhoeven ocause = FIELD_GET(CM_GCR_ERROR_MULT_ERR2ND, cm_other);
3953885c2b4SMarkos Chandras
3963885c2b4SMarkos Chandras if (!cause)
3973885c2b4SMarkos Chandras return;
3983885c2b4SMarkos Chandras
3993885c2b4SMarkos Chandras if (cause < 16) {
4003885c2b4SMarkos Chandras unsigned long cca_bits = (cm_error >> 15) & 7;
4013885c2b4SMarkos Chandras unsigned long tr_bits = (cm_error >> 12) & 7;
4023885c2b4SMarkos Chandras unsigned long cmd_bits = (cm_error >> 7) & 0x1f;
4033885c2b4SMarkos Chandras unsigned long stag_bits = (cm_error >> 3) & 15;
4043885c2b4SMarkos Chandras unsigned long sport_bits = (cm_error >> 0) & 7;
4053885c2b4SMarkos Chandras
4063885c2b4SMarkos Chandras snprintf(buf, sizeof(buf),
4073885c2b4SMarkos Chandras "CCA=%lu TR=%s MCmd=%s STag=%lu "
4083885c2b4SMarkos Chandras "SPort=%lu\n", cca_bits, cm2_tr[tr_bits],
4093885c2b4SMarkos Chandras cm2_cmd[cmd_bits], stag_bits, sport_bits);
410109111b3SSerge Semin } else if (cause < 24) {
4113885c2b4SMarkos Chandras /* glob state & sresp together */
4123885c2b4SMarkos Chandras unsigned long c3_bits = (cm_error >> 18) & 7;
4133885c2b4SMarkos Chandras unsigned long c2_bits = (cm_error >> 15) & 7;
4143885c2b4SMarkos Chandras unsigned long c1_bits = (cm_error >> 12) & 7;
4153885c2b4SMarkos Chandras unsigned long c0_bits = (cm_error >> 9) & 7;
4163885c2b4SMarkos Chandras unsigned long sc_bit = (cm_error >> 8) & 1;
4173885c2b4SMarkos Chandras unsigned long cmd_bits = (cm_error >> 3) & 0x1f;
4183885c2b4SMarkos Chandras unsigned long sport_bits = (cm_error >> 0) & 7;
4193885c2b4SMarkos Chandras
4203885c2b4SMarkos Chandras snprintf(buf, sizeof(buf),
4213885c2b4SMarkos Chandras "C3=%s C2=%s C1=%s C0=%s SC=%s "
4223885c2b4SMarkos Chandras "MCmd=%s SPort=%lu\n",
4233885c2b4SMarkos Chandras cm2_core[c3_bits], cm2_core[c2_bits],
4243885c2b4SMarkos Chandras cm2_core[c1_bits], cm2_core[c0_bits],
4253885c2b4SMarkos Chandras sc_bit ? "True" : "False",
4263885c2b4SMarkos Chandras cm2_cmd[cmd_bits], sport_bits);
427109111b3SSerge Semin } else {
428109111b3SSerge Semin unsigned long muc_bit = (cm_error >> 23) & 1;
429109111b3SSerge Semin unsigned long ins_bits = (cm_error >> 18) & 0x1f;
430109111b3SSerge Semin unsigned long arr_bits = (cm_error >> 16) & 3;
431109111b3SSerge Semin unsigned long dw_bits = (cm_error >> 12) & 15;
432109111b3SSerge Semin unsigned long way_bits = (cm_error >> 9) & 7;
433109111b3SSerge Semin unsigned long mway_bit = (cm_error >> 8) & 1;
434109111b3SSerge Semin unsigned long syn_bits = (cm_error >> 0) & 0xFF;
435109111b3SSerge Semin
436109111b3SSerge Semin snprintf(buf, sizeof(buf),
437109111b3SSerge Semin "Type=%s%s Instr=%s DW=%lu Way=%lu "
438109111b3SSerge Semin "MWay=%s Syndrome=0x%02lx",
439109111b3SSerge Semin muc_bit ? "Multi-UC " : "",
440109111b3SSerge Semin cm2_l2_type[arr_bits],
441109111b3SSerge Semin cm2_l2_instr[ins_bits], dw_bits, way_bits,
442109111b3SSerge Semin mway_bit ? "True" : "False", syn_bits);
4433885c2b4SMarkos Chandras }
4443885c2b4SMarkos Chandras pr_err("CM_ERROR=%08llx %s <%s>\n", cm_error,
4453885c2b4SMarkos Chandras cm2_causes[cause], buf);
44647b26a46SPaul Burton pr_err("CM_ADDR =%08llx\n", cm_addr);
44747b26a46SPaul Burton pr_err("CM_OTHER=%08llx %s\n", cm_other, cm2_causes[ocause]);
4483885c2b4SMarkos Chandras } else { /* CM3 */
44947b26a46SPaul Burton ulong core_id_bits, vp_id_bits, cmd_bits, cmd_group_bits;
45047b26a46SPaul Burton ulong cm3_cca_bits, mcp_bits, cm3_tr_bits, sched_bit;
45147b26a46SPaul Burton
45218b8f5b6SGeert Uytterhoeven cause = FIELD_GET(CM3_GCR_ERROR_CAUSE_ERRTYPE, cm_error);
45318b8f5b6SGeert Uytterhoeven ocause = FIELD_GET(CM_GCR_ERROR_MULT_ERR2ND, cm_other);
45447b26a46SPaul Burton
45547b26a46SPaul Burton if (!cause)
45647b26a46SPaul Burton return;
45747b26a46SPaul Burton
4583885c2b4SMarkos Chandras /* Used by cause == {1,2,3} */
45947b26a46SPaul Burton core_id_bits = (cm_error >> 22) & 0xf;
46047b26a46SPaul Burton vp_id_bits = (cm_error >> 18) & 0xf;
46147b26a46SPaul Burton cmd_bits = (cm_error >> 14) & 0xf;
46247b26a46SPaul Burton cmd_group_bits = (cm_error >> 11) & 0xf;
46347b26a46SPaul Burton cm3_cca_bits = (cm_error >> 8) & 7;
46447b26a46SPaul Burton mcp_bits = (cm_error >> 5) & 0xf;
46547b26a46SPaul Burton cm3_tr_bits = (cm_error >> 1) & 0xf;
46647b26a46SPaul Burton sched_bit = cm_error & 0x1;
4673885c2b4SMarkos Chandras
4683885c2b4SMarkos Chandras if (cause == 1 || cause == 3) { /* Tag ECC */
4693885c2b4SMarkos Chandras unsigned long tag_ecc = (cm_error >> 57) & 0x1;
4703885c2b4SMarkos Chandras unsigned long tag_way_bits = (cm_error >> 29) & 0xffff;
4713885c2b4SMarkos Chandras unsigned long dword_bits = (cm_error >> 49) & 0xff;
4723885c2b4SMarkos Chandras unsigned long data_way_bits = (cm_error >> 45) & 0xf;
4733885c2b4SMarkos Chandras unsigned long data_sets_bits = (cm_error >> 29) & 0xfff;
4743885c2b4SMarkos Chandras unsigned long bank_bit = (cm_error >> 28) & 0x1;
4753885c2b4SMarkos Chandras snprintf(buf, sizeof(buf),
4763885c2b4SMarkos Chandras "%s ECC Error: Way=%lu (DWORD=%lu, Sets=%lu)"
4773885c2b4SMarkos Chandras "Bank=%lu CoreID=%lu VPID=%lu Command=%s"
4783885c2b4SMarkos Chandras "Command Group=%s CCA=%lu MCP=%d"
4793885c2b4SMarkos Chandras "Transaction type=%s Scheduler=%lu\n",
4803885c2b4SMarkos Chandras tag_ecc ? "TAG" : "DATA",
4813885c2b4SMarkos Chandras tag_ecc ? (unsigned long)ffs(tag_way_bits) - 1 :
4823885c2b4SMarkos Chandras data_way_bits, bank_bit, dword_bits,
4833885c2b4SMarkos Chandras data_sets_bits,
4843885c2b4SMarkos Chandras core_id_bits, vp_id_bits,
4853885c2b4SMarkos Chandras cm3_cmd[cmd_bits],
4863885c2b4SMarkos Chandras cm3_cmd_group[cmd_group_bits],
4873885c2b4SMarkos Chandras cm3_cca_bits, 1 << mcp_bits,
4883885c2b4SMarkos Chandras cm3_tr[cm3_tr_bits], sched_bit);
4893885c2b4SMarkos Chandras } else if (cause == 2) {
4903885c2b4SMarkos Chandras unsigned long data_error_type = (cm_error >> 41) & 0xfff;
4913885c2b4SMarkos Chandras unsigned long data_decode_cmd = (cm_error >> 37) & 0xf;
4923885c2b4SMarkos Chandras unsigned long data_decode_group = (cm_error >> 34) & 0x7;
4933885c2b4SMarkos Chandras unsigned long data_decode_destination_id = (cm_error >> 28) & 0x3f;
4943885c2b4SMarkos Chandras
4953885c2b4SMarkos Chandras snprintf(buf, sizeof(buf),
4963885c2b4SMarkos Chandras "Decode Request Error: Type=%lu, Command=%lu"
4973885c2b4SMarkos Chandras "Command Group=%lu Destination ID=%lu"
4983885c2b4SMarkos Chandras "CoreID=%lu VPID=%lu Command=%s"
4993885c2b4SMarkos Chandras "Command Group=%s CCA=%lu MCP=%d"
5003885c2b4SMarkos Chandras "Transaction type=%s Scheduler=%lu\n",
5013885c2b4SMarkos Chandras data_error_type, data_decode_cmd,
5023885c2b4SMarkos Chandras data_decode_group, data_decode_destination_id,
5033885c2b4SMarkos Chandras core_id_bits, vp_id_bits,
5043885c2b4SMarkos Chandras cm3_cmd[cmd_bits],
5053885c2b4SMarkos Chandras cm3_cmd_group[cmd_group_bits],
5063885c2b4SMarkos Chandras cm3_cca_bits, 1 << mcp_bits,
5073885c2b4SMarkos Chandras cm3_tr[cm3_tr_bits], sched_bit);
508f88e6324SPaul Burton } else {
509f88e6324SPaul Burton buf[0] = 0;
5103885c2b4SMarkos Chandras }
5113885c2b4SMarkos Chandras
5123885c2b4SMarkos Chandras pr_err("CM_ERROR=%llx %s <%s>\n", cm_error,
5133885c2b4SMarkos Chandras cm3_causes[cause], buf);
51447b26a46SPaul Burton pr_err("CM_ADDR =%llx\n", cm_addr);
51547b26a46SPaul Burton pr_err("CM_OTHER=%llx %s\n", cm_other, cm3_causes[ocause]);
5163885c2b4SMarkos Chandras }
5173885c2b4SMarkos Chandras
5183885c2b4SMarkos Chandras /* reprime cause register */
51905dc6001SVladimir Kondratiev write_gcr_error_cause(cm_error);
5203885c2b4SMarkos Chandras }
521