xref: /openbmc/linux/arch/mips/kernel/irq-msc01.c (revision 8ab00b9a02c55fd6263c5f7c0dc88389d94de327)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  * Copyright (c) 2004 MIPS Inc
31da177e4SLinus Torvalds  * Author: chris@mips.com
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * This program is free software; you can redistribute  it and/or modify it
61da177e4SLinus Torvalds  * under  the terms of  the GNU General  Public License as published by the
71da177e4SLinus Torvalds  * Free Software Foundation;  either version 2 of the  License, or (at your
81da177e4SLinus Torvalds  * option) any later version.
91da177e4SLinus Torvalds  */
101da177e4SLinus Torvalds #include <linux/module.h>
111da177e4SLinus Torvalds #include <linux/interrupt.h>
121da177e4SLinus Torvalds #include <linux/kernel.h>
131da177e4SLinus Torvalds #include <asm/ptrace.h>
141da177e4SLinus Torvalds #include <linux/sched.h>
151da177e4SLinus Torvalds #include <linux/kernel_stat.h>
161da177e4SLinus Torvalds #include <asm/io.h>
171da177e4SLinus Torvalds #include <asm/irq.h>
181da177e4SLinus Torvalds #include <asm/msc01_ic.h>
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds static unsigned long _icctrl_msc;
211da177e4SLinus Torvalds #define MSC01_IC_REG_BASE	_icctrl_msc
221da177e4SLinus Torvalds 
231da177e4SLinus Torvalds #define MSCIC_WRITE(reg, data)	do { *(volatile u32 *)(reg) = data; } while (0)
241da177e4SLinus Torvalds #define MSCIC_READ(reg, data)	do { data = *(volatile u32 *)(reg); } while (0)
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds static unsigned int irq_base;
271da177e4SLinus Torvalds 
281da177e4SLinus Torvalds /* mask off an interrupt */
291da177e4SLinus Torvalds static inline void mask_msc_irq(unsigned int irq)
301da177e4SLinus Torvalds {
311da177e4SLinus Torvalds 	if (irq < (irq_base + 32))
321da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
331da177e4SLinus Torvalds 	else
341da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
351da177e4SLinus Torvalds }
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds /* unmask an interrupt */
381da177e4SLinus Torvalds static inline void unmask_msc_irq(unsigned int irq)
391da177e4SLinus Torvalds {
401da177e4SLinus Torvalds 	if (irq < (irq_base + 32))
411da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
421da177e4SLinus Torvalds 	else
431da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
441da177e4SLinus Torvalds }
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds /*
471da177e4SLinus Torvalds  * Enables the IRQ on SOC-it
481da177e4SLinus Torvalds  */
491da177e4SLinus Torvalds static void enable_msc_irq(unsigned int irq)
501da177e4SLinus Torvalds {
511da177e4SLinus Torvalds 	unmask_msc_irq(irq);
521da177e4SLinus Torvalds }
531da177e4SLinus Torvalds 
541da177e4SLinus Torvalds /*
551da177e4SLinus Torvalds  * Initialize the IRQ on SOC-it
561da177e4SLinus Torvalds  */
571da177e4SLinus Torvalds static unsigned int startup_msc_irq(unsigned int irq)
581da177e4SLinus Torvalds {
591da177e4SLinus Torvalds 	unmask_msc_irq(irq);
601da177e4SLinus Torvalds 	return 0;
611da177e4SLinus Torvalds }
621da177e4SLinus Torvalds 
631da177e4SLinus Torvalds /*
641da177e4SLinus Torvalds  * Disables the IRQ on SOC-it
651da177e4SLinus Torvalds  */
661da177e4SLinus Torvalds static void disable_msc_irq(unsigned int irq)
671da177e4SLinus Torvalds {
681da177e4SLinus Torvalds 	mask_msc_irq(irq);
691da177e4SLinus Torvalds }
701da177e4SLinus Torvalds 
711da177e4SLinus Torvalds /*
721da177e4SLinus Torvalds  * Masks and ACKs an IRQ
731da177e4SLinus Torvalds  */
741da177e4SLinus Torvalds static void level_mask_and_ack_msc_irq(unsigned int irq)
751da177e4SLinus Torvalds {
761da177e4SLinus Torvalds 	mask_msc_irq(irq);
771da177e4SLinus Torvalds 	if (!cpu_has_ei)
781da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_EOI, 0);
791da177e4SLinus Torvalds }
801da177e4SLinus Torvalds 
811da177e4SLinus Torvalds /*
821da177e4SLinus Torvalds  * Masks and ACKs an IRQ
831da177e4SLinus Torvalds  */
841da177e4SLinus Torvalds static void edge_mask_and_ack_msc_irq(unsigned int irq)
851da177e4SLinus Torvalds {
861da177e4SLinus Torvalds 	mask_msc_irq(irq);
871da177e4SLinus Torvalds 	if (!cpu_has_ei)
881da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_EOI, 0);
891da177e4SLinus Torvalds 	else {
901da177e4SLinus Torvalds 		u32 r;
911da177e4SLinus Torvalds 		MSCIC_READ(MSC01_IC_SUP+irq*8, r);
921da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
931da177e4SLinus Torvalds 		MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
941da177e4SLinus Torvalds 	}
951da177e4SLinus Torvalds }
961da177e4SLinus Torvalds 
971da177e4SLinus Torvalds /*
981da177e4SLinus Torvalds  * End IRQ processing
991da177e4SLinus Torvalds  */
1001da177e4SLinus Torvalds static void end_msc_irq(unsigned int irq)
1011da177e4SLinus Torvalds {
1021da177e4SLinus Torvalds 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
1031da177e4SLinus Torvalds 		unmask_msc_irq(irq);
1041da177e4SLinus Torvalds }
1051da177e4SLinus Torvalds 
1061da177e4SLinus Torvalds /*
1071da177e4SLinus Torvalds  * Interrupt handler for interrupts coming from SOC-it.
1081da177e4SLinus Torvalds  */
1091da177e4SLinus Torvalds void ll_msc_irq(struct pt_regs *regs)
1101da177e4SLinus Torvalds {
1111da177e4SLinus Torvalds  	unsigned int irq;
1121da177e4SLinus Torvalds 
1131da177e4SLinus Torvalds 	/* read the interrupt vector register */
1141da177e4SLinus Torvalds 	MSCIC_READ(MSC01_IC_VEC, irq);
1151da177e4SLinus Torvalds 	if (irq < 64)
1161da177e4SLinus Torvalds 		do_IRQ(irq + irq_base, regs);
1171da177e4SLinus Torvalds 	else {
1181da177e4SLinus Torvalds 		/* Ignore spurious interrupt */
1191da177e4SLinus Torvalds 	}
1201da177e4SLinus Torvalds }
1211da177e4SLinus Torvalds 
1221da177e4SLinus Torvalds void
1231da177e4SLinus Torvalds msc_bind_eic_interrupt (unsigned int irq, unsigned int set)
1241da177e4SLinus Torvalds {
1251da177e4SLinus Torvalds 	MSCIC_WRITE(MSC01_IC_RAMW,
1261da177e4SLinus Torvalds 		    (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
1271da177e4SLinus Torvalds }
1281da177e4SLinus Torvalds 
1291da177e4SLinus Torvalds #define shutdown_msc_irq	disable_msc_irq
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds struct hw_interrupt_type msc_levelirq_type = {
132*8ab00b9aSRalf Baechle 	.typename = "SOC-it-Level",
133*8ab00b9aSRalf Baechle 	.startup = startup_msc_irq,
134*8ab00b9aSRalf Baechle 	.shutdown = shutdown_msc_irq,
135*8ab00b9aSRalf Baechle 	.enable = enable_msc_irq,
136*8ab00b9aSRalf Baechle 	.disable = disable_msc_irq,
137*8ab00b9aSRalf Baechle 	.ack = level_mask_and_ack_msc_irq,
138*8ab00b9aSRalf Baechle 	.end = end_msc_irq,
1391da177e4SLinus Torvalds };
1401da177e4SLinus Torvalds 
1411da177e4SLinus Torvalds struct hw_interrupt_type msc_edgeirq_type = {
142*8ab00b9aSRalf Baechle 	.typename = "SOC-it-Edge",
143*8ab00b9aSRalf Baechle 	.startup =startup_msc_irq,
144*8ab00b9aSRalf Baechle 	.shutdown = shutdown_msc_irq,
145*8ab00b9aSRalf Baechle 	.enable = enable_msc_irq,
146*8ab00b9aSRalf Baechle 	.disable = disable_msc_irq,
147*8ab00b9aSRalf Baechle 	.ack = edge_mask_and_ack_msc_irq,
148*8ab00b9aSRalf Baechle 	.end = end_msc_irq,
1491da177e4SLinus Torvalds };
1501da177e4SLinus Torvalds 
1511da177e4SLinus Torvalds 
1521da177e4SLinus Torvalds void __init init_msc_irqs(unsigned int base, msc_irqmap_t *imp, int nirq)
1531da177e4SLinus Torvalds {
1541da177e4SLinus Torvalds 	extern void (*board_bind_eic_interrupt)(unsigned int irq, unsigned int regset);
1551da177e4SLinus Torvalds 
1561da177e4SLinus Torvalds 	_icctrl_msc = (unsigned long) ioremap (MIPS_MSC01_IC_REG_BASE, 0x40000);
1571da177e4SLinus Torvalds 
1581da177e4SLinus Torvalds 	/* Reset interrupt controller - initialises all registers to 0 */
1591da177e4SLinus Torvalds 	MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
1601da177e4SLinus Torvalds 
1611da177e4SLinus Torvalds 	board_bind_eic_interrupt = &msc_bind_eic_interrupt;
1621da177e4SLinus Torvalds 
1631da177e4SLinus Torvalds 	for (; nirq >= 0; nirq--, imp++) {
1641da177e4SLinus Torvalds 		int n = imp->im_irq;
1651da177e4SLinus Torvalds 
1661da177e4SLinus Torvalds 		switch (imp->im_type) {
1671da177e4SLinus Torvalds 		case MSC01_IRQ_EDGE:
1681da177e4SLinus Torvalds 			irq_desc[base+n].handler = &msc_edgeirq_type;
1691da177e4SLinus Torvalds 			if (cpu_has_ei)
1701da177e4SLinus Torvalds 				MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
1711da177e4SLinus Torvalds 			else
1721da177e4SLinus Torvalds 				MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
1731da177e4SLinus Torvalds 			break;
1741da177e4SLinus Torvalds 		case MSC01_IRQ_LEVEL:
1751da177e4SLinus Torvalds 			irq_desc[base+n].handler = &msc_levelirq_type;
1761da177e4SLinus Torvalds 			if (cpu_has_ei)
1771da177e4SLinus Torvalds 				MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
1781da177e4SLinus Torvalds 			else
1791da177e4SLinus Torvalds 				MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
1801da177e4SLinus Torvalds 		}
1811da177e4SLinus Torvalds 	}
1821da177e4SLinus Torvalds 
1831da177e4SLinus Torvalds 	irq_base = base;
1841da177e4SLinus Torvalds 
1851da177e4SLinus Torvalds 	MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT);	/* Enable interrupt generation */
1861da177e4SLinus Torvalds 
1871da177e4SLinus Torvalds }
188