xref: /openbmc/linux/arch/mips/include/uapi/asm/inst.h (revision 8471ac1b3fc73aeabdabf9ff3c0a4df71d190448)
190e8cacdSRalf Baechle /*
290e8cacdSRalf Baechle  * Format of an instruction in memory.
390e8cacdSRalf Baechle  *
490e8cacdSRalf Baechle  * This file is subject to the terms and conditions of the GNU General Public
590e8cacdSRalf Baechle  * License.  See the file "COPYING" in the main directory of this archive
690e8cacdSRalf Baechle  * for more details.
790e8cacdSRalf Baechle  *
890e8cacdSRalf Baechle  * Copyright (C) 1996, 2000 by Ralf Baechle
990e8cacdSRalf Baechle  * Copyright (C) 2006 by Thiemo Seufer
102aa9fd06SSteven J. Hill  * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
11aa1af47fSLeonid Yegoshin  * Copyright (C) 2014 Imagination Technologies Ltd.
1290e8cacdSRalf Baechle  */
1390e8cacdSRalf Baechle #ifndef _UAPI_ASM_INST_H
1490e8cacdSRalf Baechle #define _UAPI_ASM_INST_H
1590e8cacdSRalf Baechle 
1690e8cacdSRalf Baechle /*
1790e8cacdSRalf Baechle  * Major opcodes; before MIPS IV cop1x was called cop3.
1890e8cacdSRalf Baechle  */
1990e8cacdSRalf Baechle enum major_op {
2090e8cacdSRalf Baechle 	spec_op, bcond_op, j_op, jal_op,
2190e8cacdSRalf Baechle 	beq_op, bne_op, blez_op, bgtz_op,
2290e8cacdSRalf Baechle 	addi_op, addiu_op, slti_op, sltiu_op,
2390e8cacdSRalf Baechle 	andi_op, ori_op, xori_op, lui_op,
2490e8cacdSRalf Baechle 	cop0_op, cop1_op, cop2_op, cop1x_op,
2590e8cacdSRalf Baechle 	beql_op, bnel_op, blezl_op, bgtzl_op,
2690e8cacdSRalf Baechle 	daddi_op, daddiu_op, ldl_op, ldr_op,
2790e8cacdSRalf Baechle 	spec2_op, jalx_op, mdmx_op, spec3_op,
2890e8cacdSRalf Baechle 	lb_op, lh_op, lwl_op, lw_op,
2990e8cacdSRalf Baechle 	lbu_op, lhu_op, lwr_op, lwu_op,
3090e8cacdSRalf Baechle 	sb_op, sh_op, swl_op, sw_op,
3190e8cacdSRalf Baechle 	sdl_op, sdr_op, swr_op, cache_op,
3290e8cacdSRalf Baechle 	ll_op, lwc1_op, lwc2_op, pref_op,
3390e8cacdSRalf Baechle 	lld_op, ldc1_op, ldc2_op, ld_op,
3490e8cacdSRalf Baechle 	sc_op, swc1_op, swc2_op, major_3b_op,
3590e8cacdSRalf Baechle 	scd_op, sdc1_op, sdc2_op, sd_op
3690e8cacdSRalf Baechle };
3790e8cacdSRalf Baechle 
3890e8cacdSRalf Baechle /*
3990e8cacdSRalf Baechle  * func field of spec opcode.
4090e8cacdSRalf Baechle  */
4190e8cacdSRalf Baechle enum spec_op {
4290e8cacdSRalf Baechle 	sll_op, movc_op, srl_op, sra_op,
4390e8cacdSRalf Baechle 	sllv_op, pmon_op, srlv_op, srav_op,
4490e8cacdSRalf Baechle 	jr_op, jalr_op, movz_op, movn_op,
4590e8cacdSRalf Baechle 	syscall_op, break_op, spim_op, sync_op,
4690e8cacdSRalf Baechle 	mfhi_op, mthi_op, mflo_op, mtlo_op,
4790e8cacdSRalf Baechle 	dsllv_op, spec2_unused_op, dsrlv_op, dsrav_op,
4890e8cacdSRalf Baechle 	mult_op, multu_op, div_op, divu_op,
4990e8cacdSRalf Baechle 	dmult_op, dmultu_op, ddiv_op, ddivu_op,
5090e8cacdSRalf Baechle 	add_op, addu_op, sub_op, subu_op,
5190e8cacdSRalf Baechle 	and_op, or_op, xor_op, nor_op,
5290e8cacdSRalf Baechle 	spec3_unused_op, spec4_unused_op, slt_op, sltu_op,
5390e8cacdSRalf Baechle 	dadd_op, daddu_op, dsub_op, dsubu_op,
5490e8cacdSRalf Baechle 	tge_op, tgeu_op, tlt_op, tltu_op,
5590e8cacdSRalf Baechle 	teq_op, spec5_unused_op, tne_op, spec6_unused_op,
5690e8cacdSRalf Baechle 	dsll_op, spec7_unused_op, dsrl_op, dsra_op,
5790e8cacdSRalf Baechle 	dsll32_op, spec8_unused_op, dsrl32_op, dsra32_op
5890e8cacdSRalf Baechle };
5990e8cacdSRalf Baechle 
6090e8cacdSRalf Baechle /*
6190e8cacdSRalf Baechle  * func field of spec2 opcode.
6290e8cacdSRalf Baechle  */
6390e8cacdSRalf Baechle enum spec2_op {
6490e8cacdSRalf Baechle 	madd_op, maddu_op, mul_op, spec2_3_unused_op,
6590e8cacdSRalf Baechle 	msub_op, msubu_op, /* more unused ops */
6690e8cacdSRalf Baechle 	clz_op = 0x20, clo_op,
6790e8cacdSRalf Baechle 	dclz_op = 0x24, dclo_op,
6890e8cacdSRalf Baechle 	sdbpp_op = 0x3f
6990e8cacdSRalf Baechle };
7090e8cacdSRalf Baechle 
7190e8cacdSRalf Baechle /*
7290e8cacdSRalf Baechle  * func field of spec3 opcode.
7390e8cacdSRalf Baechle  */
7490e8cacdSRalf Baechle enum spec3_op {
7590e8cacdSRalf Baechle 	ext_op, dextm_op, dextu_op, dext_op,
7690e8cacdSRalf Baechle 	ins_op, dinsm_op, dinsu_op, dins_op,
77a442c9e7SLeonid Yegoshin 	lx_op     = 0x0a, lwle_op   = 0x19,
78a442c9e7SLeonid Yegoshin 	lwre_op   = 0x1a, cachee_op = 0x1b,
79a442c9e7SLeonid Yegoshin 	sbe_op    = 0x1c, she_op    = 0x1d,
80a442c9e7SLeonid Yegoshin 	sce_op    = 0x1e, swe_op    = 0x1f,
81a442c9e7SLeonid Yegoshin 	bshfl_op  = 0x20, swle_op   = 0x21,
82a442c9e7SLeonid Yegoshin 	swre_op   = 0x22, prefe_op  = 0x23,
83a442c9e7SLeonid Yegoshin 	dbshfl_op = 0x24, lbue_op   = 0x28,
84a442c9e7SLeonid Yegoshin 	lhue_op   = 0x29, lbe_op    = 0x2c,
85a442c9e7SLeonid Yegoshin 	lhe_op    = 0x2d, lle_op    = 0x2e,
86a442c9e7SLeonid Yegoshin 	lwe_op    = 0x2f, rdhwr_op  = 0x3b
8790e8cacdSRalf Baechle };
8890e8cacdSRalf Baechle 
8990e8cacdSRalf Baechle /*
9090e8cacdSRalf Baechle  * rt field of bcond opcodes.
9190e8cacdSRalf Baechle  */
9290e8cacdSRalf Baechle enum rt_op {
9390e8cacdSRalf Baechle 	bltz_op, bgez_op, bltzl_op, bgezl_op,
9490e8cacdSRalf Baechle 	spimi_op, unused_rt_op_0x05, unused_rt_op_0x06, unused_rt_op_0x07,
9590e8cacdSRalf Baechle 	tgei_op, tgeiu_op, tlti_op, tltiu_op,
9690e8cacdSRalf Baechle 	teqi_op, unused_0x0d_rt_op, tnei_op, unused_0x0f_rt_op,
9790e8cacdSRalf Baechle 	bltzal_op, bgezal_op, bltzall_op, bgezall_op,
9890e8cacdSRalf Baechle 	rt_op_0x14, rt_op_0x15, rt_op_0x16, rt_op_0x17,
9990e8cacdSRalf Baechle 	rt_op_0x18, rt_op_0x19, rt_op_0x1a, rt_op_0x1b,
10090e8cacdSRalf Baechle 	bposge32_op, rt_op_0x1d, rt_op_0x1e, rt_op_0x1f
10190e8cacdSRalf Baechle };
10290e8cacdSRalf Baechle 
10390e8cacdSRalf Baechle /*
10490e8cacdSRalf Baechle  * rs field of cop opcodes.
10590e8cacdSRalf Baechle  */
10690e8cacdSRalf Baechle enum cop_op {
10790e8cacdSRalf Baechle 	mfc_op	      = 0x00, dmfc_op	    = 0x01,
1081ac94400SLeonid Yegoshin 	cfc_op	      = 0x02, mfhc_op	    = 0x03,
1091ac94400SLeonid Yegoshin 	mtc_op        = 0x04, dmtc_op	    = 0x05,
1101ac94400SLeonid Yegoshin 	ctc_op	      = 0x06, mthc_op	    = 0x07,
11190e8cacdSRalf Baechle 	bc_op	      = 0x08, cop_op	    = 0x10,
11290e8cacdSRalf Baechle 	copm_op	      = 0x18
11390e8cacdSRalf Baechle };
11490e8cacdSRalf Baechle 
11590e8cacdSRalf Baechle /*
11690e8cacdSRalf Baechle  * rt field of cop.bc_op opcodes
11790e8cacdSRalf Baechle  */
11890e8cacdSRalf Baechle enum bcop_op {
11990e8cacdSRalf Baechle 	bcf_op, bct_op, bcfl_op, bctl_op
12090e8cacdSRalf Baechle };
12190e8cacdSRalf Baechle 
12290e8cacdSRalf Baechle /*
12390e8cacdSRalf Baechle  * func field of cop0 coi opcodes.
12490e8cacdSRalf Baechle  */
12590e8cacdSRalf Baechle enum cop0_coi_func {
12690e8cacdSRalf Baechle 	tlbr_op	      = 0x01, tlbwi_op	    = 0x02,
12790e8cacdSRalf Baechle 	tlbwr_op      = 0x06, tlbp_op	    = 0x08,
12890e8cacdSRalf Baechle 	rfe_op	      = 0x10, eret_op	    = 0x18
12990e8cacdSRalf Baechle };
13090e8cacdSRalf Baechle 
13190e8cacdSRalf Baechle /*
13290e8cacdSRalf Baechle  * func field of cop0 com opcodes.
13390e8cacdSRalf Baechle  */
13490e8cacdSRalf Baechle enum cop0_com_func {
13590e8cacdSRalf Baechle 	tlbr1_op      = 0x01, tlbw_op	    = 0x02,
13690e8cacdSRalf Baechle 	tlbp1_op      = 0x08, dctr_op	    = 0x09,
13790e8cacdSRalf Baechle 	dctw_op	      = 0x0a
13890e8cacdSRalf Baechle };
13990e8cacdSRalf Baechle 
14090e8cacdSRalf Baechle /*
14190e8cacdSRalf Baechle  * fmt field of cop1 opcodes.
14290e8cacdSRalf Baechle  */
14390e8cacdSRalf Baechle enum cop1_fmt {
14490e8cacdSRalf Baechle 	s_fmt, d_fmt, e_fmt, q_fmt,
14590e8cacdSRalf Baechle 	w_fmt, l_fmt
14690e8cacdSRalf Baechle };
14790e8cacdSRalf Baechle 
14890e8cacdSRalf Baechle /*
14990e8cacdSRalf Baechle  * func field of cop1 instructions using d, s or w format.
15090e8cacdSRalf Baechle  */
15190e8cacdSRalf Baechle enum cop1_sdw_func {
15290e8cacdSRalf Baechle 	fadd_op	     =	0x00, fsub_op	   =  0x01,
15390e8cacdSRalf Baechle 	fmul_op	     =	0x02, fdiv_op	   =  0x03,
15490e8cacdSRalf Baechle 	fsqrt_op     =	0x04, fabs_op	   =  0x05,
15590e8cacdSRalf Baechle 	fmov_op	     =	0x06, fneg_op	   =  0x07,
15690e8cacdSRalf Baechle 	froundl_op   =	0x08, ftruncl_op   =  0x09,
15790e8cacdSRalf Baechle 	fceill_op    =	0x0a, ffloorl_op   =  0x0b,
15890e8cacdSRalf Baechle 	fround_op    =	0x0c, ftrunc_op	   =  0x0d,
15990e8cacdSRalf Baechle 	fceil_op     =	0x0e, ffloor_op	   =  0x0f,
16090e8cacdSRalf Baechle 	fmovc_op     =	0x11, fmovz_op	   =  0x12,
16190e8cacdSRalf Baechle 	fmovn_op     =	0x13, frecip_op	   =  0x15,
16290e8cacdSRalf Baechle 	frsqrt_op    =	0x16, fcvts_op	   =  0x20,
16390e8cacdSRalf Baechle 	fcvtd_op     =	0x21, fcvte_op	   =  0x22,
16490e8cacdSRalf Baechle 	fcvtw_op     =	0x24, fcvtl_op	   =  0x25,
16590e8cacdSRalf Baechle 	fcmp_op	     =	0x30
16690e8cacdSRalf Baechle };
16790e8cacdSRalf Baechle 
16890e8cacdSRalf Baechle /*
16990e8cacdSRalf Baechle  * func field of cop1x opcodes (MIPS IV).
17090e8cacdSRalf Baechle  */
17190e8cacdSRalf Baechle enum cop1x_func {
17290e8cacdSRalf Baechle 	lwxc1_op     =	0x00, ldxc1_op	   =  0x01,
17351061b88SDeng-Cheng Zhu 	swxc1_op     =  0x08, sdxc1_op	   =  0x09,
17451061b88SDeng-Cheng Zhu 	pfetch_op    =	0x0f, madd_s_op	   =  0x20,
17590e8cacdSRalf Baechle 	madd_d_op    =	0x21, madd_e_op	   =  0x22,
17690e8cacdSRalf Baechle 	msub_s_op    =	0x28, msub_d_op	   =  0x29,
17790e8cacdSRalf Baechle 	msub_e_op    =	0x2a, nmadd_s_op   =  0x30,
17890e8cacdSRalf Baechle 	nmadd_d_op   =	0x31, nmadd_e_op   =  0x32,
17990e8cacdSRalf Baechle 	nmsub_s_op   =	0x38, nmsub_d_op   =  0x39,
18090e8cacdSRalf Baechle 	nmsub_e_op   =	0x3a
18190e8cacdSRalf Baechle };
18290e8cacdSRalf Baechle 
18390e8cacdSRalf Baechle /*
18490e8cacdSRalf Baechle  * func field for mad opcodes (MIPS IV).
18590e8cacdSRalf Baechle  */
18690e8cacdSRalf Baechle enum mad_func {
18790e8cacdSRalf Baechle 	madd_fp_op	= 0x08, msub_fp_op	= 0x0a,
18890e8cacdSRalf Baechle 	nmadd_fp_op	= 0x0c, nmsub_fp_op	= 0x0e
18990e8cacdSRalf Baechle };
19090e8cacdSRalf Baechle 
19190e8cacdSRalf Baechle /*
19290e8cacdSRalf Baechle  * func field for special3 lx opcodes (Cavium Octeon).
19390e8cacdSRalf Baechle  */
19490e8cacdSRalf Baechle enum lx_func {
19590e8cacdSRalf Baechle 	lwx_op	= 0x00,
19690e8cacdSRalf Baechle 	lhx_op	= 0x04,
19790e8cacdSRalf Baechle 	lbux_op = 0x06,
19890e8cacdSRalf Baechle 	ldx_op	= 0x08,
19990e8cacdSRalf Baechle 	lwux_op = 0x10,
20090e8cacdSRalf Baechle 	lhux_op = 0x14,
20190e8cacdSRalf Baechle 	lbx_op	= 0x16,
20290e8cacdSRalf Baechle };
20390e8cacdSRalf Baechle 
20490e8cacdSRalf Baechle /*
2052aa9fd06SSteven J. Hill  * (microMIPS) Major opcodes.
2062aa9fd06SSteven J. Hill  */
2072aa9fd06SSteven J. Hill enum mm_major_op {
2082aa9fd06SSteven J. Hill 	mm_pool32a_op, mm_pool16a_op, mm_lbu16_op, mm_move16_op,
2092aa9fd06SSteven J. Hill 	mm_addi32_op, mm_lbu32_op, mm_sb32_op, mm_lb32_op,
2102aa9fd06SSteven J. Hill 	mm_pool32b_op, mm_pool16b_op, mm_lhu16_op, mm_andi16_op,
2112aa9fd06SSteven J. Hill 	mm_addiu32_op, mm_lhu32_op, mm_sh32_op, mm_lh32_op,
2122aa9fd06SSteven J. Hill 	mm_pool32i_op, mm_pool16c_op, mm_lwsp16_op, mm_pool16d_op,
2132aa9fd06SSteven J. Hill 	mm_ori32_op, mm_pool32f_op, mm_reserved1_op, mm_reserved2_op,
2142aa9fd06SSteven J. Hill 	mm_pool32c_op, mm_lwgp16_op, mm_lw16_op, mm_pool16e_op,
2152aa9fd06SSteven J. Hill 	mm_xori32_op, mm_jals32_op, mm_addiupc_op, mm_reserved3_op,
2162aa9fd06SSteven J. Hill 	mm_reserved4_op, mm_pool16f_op, mm_sb16_op, mm_beqz16_op,
2172aa9fd06SSteven J. Hill 	mm_slti32_op, mm_beq32_op, mm_swc132_op, mm_lwc132_op,
2182aa9fd06SSteven J. Hill 	mm_reserved5_op, mm_reserved6_op, mm_sh16_op, mm_bnez16_op,
2192aa9fd06SSteven J. Hill 	mm_sltiu32_op, mm_bne32_op, mm_sdc132_op, mm_ldc132_op,
2202aa9fd06SSteven J. Hill 	mm_reserved7_op, mm_reserved8_op, mm_swsp16_op, mm_b16_op,
2212aa9fd06SSteven J. Hill 	mm_andi32_op, mm_j32_op, mm_sd32_op, mm_ld32_op,
2222aa9fd06SSteven J. Hill 	mm_reserved11_op, mm_reserved12_op, mm_sw16_op, mm_li16_op,
2232aa9fd06SSteven J. Hill 	mm_jalx32_op, mm_jal32_op, mm_sw32_op, mm_lw32_op,
2242aa9fd06SSteven J. Hill };
2252aa9fd06SSteven J. Hill 
2262aa9fd06SSteven J. Hill /*
2272aa9fd06SSteven J. Hill  * (microMIPS) POOL32I minor opcodes.
2282aa9fd06SSteven J. Hill  */
2292aa9fd06SSteven J. Hill enum mm_32i_minor_op {
2302aa9fd06SSteven J. Hill 	mm_bltz_op, mm_bltzal_op, mm_bgez_op, mm_bgezal_op,
2312aa9fd06SSteven J. Hill 	mm_blez_op, mm_bnezc_op, mm_bgtz_op, mm_beqzc_op,
2322aa9fd06SSteven J. Hill 	mm_tlti_op, mm_tgei_op, mm_tltiu_op, mm_tgeiu_op,
2332aa9fd06SSteven J. Hill 	mm_tnei_op, mm_lui_op, mm_teqi_op, mm_reserved13_op,
2342aa9fd06SSteven J. Hill 	mm_synci_op, mm_bltzals_op, mm_reserved14_op, mm_bgezals_op,
2352aa9fd06SSteven J. Hill 	mm_bc2f_op, mm_bc2t_op, mm_reserved15_op, mm_reserved16_op,
2362aa9fd06SSteven J. Hill 	mm_reserved17_op, mm_reserved18_op, mm_bposge64_op, mm_bposge32_op,
2372aa9fd06SSteven J. Hill 	mm_bc1f_op, mm_bc1t_op, mm_reserved19_op, mm_reserved20_op,
2382aa9fd06SSteven J. Hill 	mm_bc1any2f_op, mm_bc1any2t_op, mm_bc1any4f_op, mm_bc1any4t_op,
2392aa9fd06SSteven J. Hill };
2402aa9fd06SSteven J. Hill 
2412aa9fd06SSteven J. Hill /*
2422aa9fd06SSteven J. Hill  * (microMIPS) POOL32A minor opcodes.
2432aa9fd06SSteven J. Hill  */
2442aa9fd06SSteven J. Hill enum mm_32a_minor_op {
2452aa9fd06SSteven J. Hill 	mm_sll32_op = 0x000,
2462aa9fd06SSteven J. Hill 	mm_ins_op = 0x00c,
2472aa9fd06SSteven J. Hill 	mm_ext_op = 0x02c,
2482aa9fd06SSteven J. Hill 	mm_pool32axf_op = 0x03c,
2492aa9fd06SSteven J. Hill 	mm_srl32_op = 0x040,
2502aa9fd06SSteven J. Hill 	mm_sra_op = 0x080,
2512aa9fd06SSteven J. Hill 	mm_rotr_op = 0x0c0,
2522aa9fd06SSteven J. Hill 	mm_lwxs_op = 0x118,
2532aa9fd06SSteven J. Hill 	mm_addu32_op = 0x150,
2542aa9fd06SSteven J. Hill 	mm_subu32_op = 0x1d0,
2552aa9fd06SSteven J. Hill 	mm_and_op = 0x250,
2562aa9fd06SSteven J. Hill 	mm_or32_op = 0x290,
2572aa9fd06SSteven J. Hill 	mm_xor32_op = 0x310,
2582aa9fd06SSteven J. Hill };
2592aa9fd06SSteven J. Hill 
2602aa9fd06SSteven J. Hill /*
2612aa9fd06SSteven J. Hill  * (microMIPS) POOL32B functions.
2622aa9fd06SSteven J. Hill  */
2632aa9fd06SSteven J. Hill enum mm_32b_func {
2642aa9fd06SSteven J. Hill 	mm_lwc2_func = 0x0,
2652aa9fd06SSteven J. Hill 	mm_lwp_func = 0x1,
2662aa9fd06SSteven J. Hill 	mm_ldc2_func = 0x2,
2672aa9fd06SSteven J. Hill 	mm_ldp_func = 0x4,
2682aa9fd06SSteven J. Hill 	mm_lwm32_func = 0x5,
2692aa9fd06SSteven J. Hill 	mm_cache_func = 0x6,
2702aa9fd06SSteven J. Hill 	mm_ldm_func = 0x7,
2712aa9fd06SSteven J. Hill 	mm_swc2_func = 0x8,
2722aa9fd06SSteven J. Hill 	mm_swp_func = 0x9,
2732aa9fd06SSteven J. Hill 	mm_sdc2_func = 0xa,
2742aa9fd06SSteven J. Hill 	mm_sdp_func = 0xc,
2752aa9fd06SSteven J. Hill 	mm_swm32_func = 0xd,
2762aa9fd06SSteven J. Hill 	mm_sdm_func = 0xf,
2772aa9fd06SSteven J. Hill };
2782aa9fd06SSteven J. Hill 
2792aa9fd06SSteven J. Hill /*
2802aa9fd06SSteven J. Hill  * (microMIPS) POOL32C functions.
2812aa9fd06SSteven J. Hill  */
2822aa9fd06SSteven J. Hill enum mm_32c_func {
2832aa9fd06SSteven J. Hill 	mm_pref_func = 0x2,
2842aa9fd06SSteven J. Hill 	mm_ll_func = 0x3,
2852aa9fd06SSteven J. Hill 	mm_swr_func = 0x9,
2862aa9fd06SSteven J. Hill 	mm_sc_func = 0xb,
2872aa9fd06SSteven J. Hill 	mm_lwu_func = 0xe,
2882aa9fd06SSteven J. Hill };
2892aa9fd06SSteven J. Hill 
2902aa9fd06SSteven J. Hill /*
2912aa9fd06SSteven J. Hill  * (microMIPS) POOL32AXF minor opcodes.
2922aa9fd06SSteven J. Hill  */
2932aa9fd06SSteven J. Hill enum mm_32axf_minor_op {
2942aa9fd06SSteven J. Hill 	mm_mfc0_op = 0x003,
2952aa9fd06SSteven J. Hill 	mm_mtc0_op = 0x00b,
2962aa9fd06SSteven J. Hill 	mm_tlbp_op = 0x00d,
2972aa9fd06SSteven J. Hill 	mm_jalr_op = 0x03c,
2982aa9fd06SSteven J. Hill 	mm_tlbr_op = 0x04d,
2992aa9fd06SSteven J. Hill 	mm_jalrhb_op = 0x07c,
3002aa9fd06SSteven J. Hill 	mm_tlbwi_op = 0x08d,
3012aa9fd06SSteven J. Hill 	mm_tlbwr_op = 0x0cd,
3022aa9fd06SSteven J. Hill 	mm_jalrs_op = 0x13c,
3032aa9fd06SSteven J. Hill 	mm_jalrshb_op = 0x17c,
3042aa9fd06SSteven J. Hill 	mm_syscall_op = 0x22d,
3052aa9fd06SSteven J. Hill 	mm_eret_op = 0x3cd,
3062aa9fd06SSteven J. Hill };
3072aa9fd06SSteven J. Hill 
3082aa9fd06SSteven J. Hill /*
3092aa9fd06SSteven J. Hill  * (microMIPS) POOL32F minor opcodes.
3102aa9fd06SSteven J. Hill  */
3112aa9fd06SSteven J. Hill enum mm_32f_minor_op {
3122aa9fd06SSteven J. Hill 	mm_32f_00_op = 0x00,
3132aa9fd06SSteven J. Hill 	mm_32f_01_op = 0x01,
3142aa9fd06SSteven J. Hill 	mm_32f_02_op = 0x02,
3152aa9fd06SSteven J. Hill 	mm_32f_10_op = 0x08,
3162aa9fd06SSteven J. Hill 	mm_32f_11_op = 0x09,
3172aa9fd06SSteven J. Hill 	mm_32f_12_op = 0x0a,
3182aa9fd06SSteven J. Hill 	mm_32f_20_op = 0x10,
3192aa9fd06SSteven J. Hill 	mm_32f_30_op = 0x18,
3202aa9fd06SSteven J. Hill 	mm_32f_40_op = 0x20,
3212aa9fd06SSteven J. Hill 	mm_32f_41_op = 0x21,
3222aa9fd06SSteven J. Hill 	mm_32f_42_op = 0x22,
3232aa9fd06SSteven J. Hill 	mm_32f_50_op = 0x28,
3242aa9fd06SSteven J. Hill 	mm_32f_51_op = 0x29,
3252aa9fd06SSteven J. Hill 	mm_32f_52_op = 0x2a,
3262aa9fd06SSteven J. Hill 	mm_32f_60_op = 0x30,
3272aa9fd06SSteven J. Hill 	mm_32f_70_op = 0x38,
3282aa9fd06SSteven J. Hill 	mm_32f_73_op = 0x3b,
3292aa9fd06SSteven J. Hill 	mm_32f_74_op = 0x3c,
3302aa9fd06SSteven J. Hill };
3312aa9fd06SSteven J. Hill 
3322aa9fd06SSteven J. Hill /*
3332aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
3342aa9fd06SSteven J. Hill  */
3352aa9fd06SSteven J. Hill enum mm_32f_10_minor_op {
3362aa9fd06SSteven J. Hill 	mm_lwxc1_op = 0x1,
3372aa9fd06SSteven J. Hill 	mm_swxc1_op,
3382aa9fd06SSteven J. Hill 	mm_ldxc1_op,
3392aa9fd06SSteven J. Hill 	mm_sdxc1_op,
3402aa9fd06SSteven J. Hill 	mm_luxc1_op,
3412aa9fd06SSteven J. Hill 	mm_suxc1_op,
3422aa9fd06SSteven J. Hill };
3432aa9fd06SSteven J. Hill 
3442aa9fd06SSteven J. Hill enum mm_32f_func {
3452aa9fd06SSteven J. Hill 	mm_lwxc1_func = 0x048,
3462aa9fd06SSteven J. Hill 	mm_swxc1_func = 0x088,
3472aa9fd06SSteven J. Hill 	mm_ldxc1_func = 0x0c8,
3482aa9fd06SSteven J. Hill 	mm_sdxc1_func = 0x108,
3492aa9fd06SSteven J. Hill };
3502aa9fd06SSteven J. Hill 
3512aa9fd06SSteven J. Hill /*
3522aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
3532aa9fd06SSteven J. Hill  */
3542aa9fd06SSteven J. Hill enum mm_32f_40_minor_op {
3552aa9fd06SSteven J. Hill 	mm_fmovf_op,
3562aa9fd06SSteven J. Hill 	mm_fmovt_op,
3572aa9fd06SSteven J. Hill };
3582aa9fd06SSteven J. Hill 
3592aa9fd06SSteven J. Hill /*
3602aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
3612aa9fd06SSteven J. Hill  */
3622aa9fd06SSteven J. Hill enum mm_32f_60_minor_op {
3632aa9fd06SSteven J. Hill 	mm_fadd_op,
3642aa9fd06SSteven J. Hill 	mm_fsub_op,
3652aa9fd06SSteven J. Hill 	mm_fmul_op,
3662aa9fd06SSteven J. Hill 	mm_fdiv_op,
3672aa9fd06SSteven J. Hill };
3682aa9fd06SSteven J. Hill 
3692aa9fd06SSteven J. Hill /*
3702aa9fd06SSteven J. Hill  * (microMIPS) POOL32F secondary minor opcodes.
3712aa9fd06SSteven J. Hill  */
3722aa9fd06SSteven J. Hill enum mm_32f_70_minor_op {
3732aa9fd06SSteven J. Hill 	mm_fmovn_op,
3742aa9fd06SSteven J. Hill 	mm_fmovz_op,
3752aa9fd06SSteven J. Hill };
3762aa9fd06SSteven J. Hill 
3772aa9fd06SSteven J. Hill /*
3782aa9fd06SSteven J. Hill  * (microMIPS) POOL32FXF secondary minor opcodes for POOL32F.
3792aa9fd06SSteven J. Hill  */
3802aa9fd06SSteven J. Hill enum mm_32f_73_minor_op {
3812aa9fd06SSteven J. Hill 	mm_fmov0_op = 0x01,
3822aa9fd06SSteven J. Hill 	mm_fcvtl_op = 0x04,
3832aa9fd06SSteven J. Hill 	mm_movf0_op = 0x05,
3842aa9fd06SSteven J. Hill 	mm_frsqrt_op = 0x08,
3852aa9fd06SSteven J. Hill 	mm_ffloorl_op = 0x0c,
3862aa9fd06SSteven J. Hill 	mm_fabs0_op = 0x0d,
3872aa9fd06SSteven J. Hill 	mm_fcvtw_op = 0x24,
3882aa9fd06SSteven J. Hill 	mm_movt0_op = 0x25,
3892aa9fd06SSteven J. Hill 	mm_fsqrt_op = 0x28,
3902aa9fd06SSteven J. Hill 	mm_ffloorw_op = 0x2c,
3912aa9fd06SSteven J. Hill 	mm_fneg0_op = 0x2d,
3922aa9fd06SSteven J. Hill 	mm_cfc1_op = 0x40,
3932aa9fd06SSteven J. Hill 	mm_frecip_op = 0x48,
3942aa9fd06SSteven J. Hill 	mm_fceill_op = 0x4c,
3952aa9fd06SSteven J. Hill 	mm_fcvtd0_op = 0x4d,
3962aa9fd06SSteven J. Hill 	mm_ctc1_op = 0x60,
3972aa9fd06SSteven J. Hill 	mm_fceilw_op = 0x6c,
3982aa9fd06SSteven J. Hill 	mm_fcvts0_op = 0x6d,
3992aa9fd06SSteven J. Hill 	mm_mfc1_op = 0x80,
4002aa9fd06SSteven J. Hill 	mm_fmov1_op = 0x81,
4012aa9fd06SSteven J. Hill 	mm_movf1_op = 0x85,
4022aa9fd06SSteven J. Hill 	mm_ftruncl_op = 0x8c,
4032aa9fd06SSteven J. Hill 	mm_fabs1_op = 0x8d,
4042aa9fd06SSteven J. Hill 	mm_mtc1_op = 0xa0,
4052aa9fd06SSteven J. Hill 	mm_movt1_op = 0xa5,
4062aa9fd06SSteven J. Hill 	mm_ftruncw_op = 0xac,
4072aa9fd06SSteven J. Hill 	mm_fneg1_op = 0xad,
4089355e59cSSteven J. Hill 	mm_mfhc1_op = 0xc0,
4092aa9fd06SSteven J. Hill 	mm_froundl_op = 0xcc,
4102aa9fd06SSteven J. Hill 	mm_fcvtd1_op = 0xcd,
4119355e59cSSteven J. Hill 	mm_mthc1_op = 0xe0,
4122aa9fd06SSteven J. Hill 	mm_froundw_op = 0xec,
4132aa9fd06SSteven J. Hill 	mm_fcvts1_op = 0xed,
4142aa9fd06SSteven J. Hill };
4152aa9fd06SSteven J. Hill 
4162aa9fd06SSteven J. Hill /*
4172aa9fd06SSteven J. Hill  * (microMIPS) POOL16C minor opcodes.
4182aa9fd06SSteven J. Hill  */
4192aa9fd06SSteven J. Hill enum mm_16c_minor_op {
4202aa9fd06SSteven J. Hill 	mm_lwm16_op = 0x04,
4212aa9fd06SSteven J. Hill 	mm_swm16_op = 0x05,
422dfb033f0STony Wu 	mm_jr16_op = 0x0c,
423dfb033f0STony Wu 	mm_jrc_op = 0x0d,
424dfb033f0STony Wu 	mm_jalr16_op = 0x0e,
425dfb033f0STony Wu 	mm_jalrs16_op = 0x0f,
426dfb033f0STony Wu 	mm_jraddiusp_op = 0x18,
4272aa9fd06SSteven J. Hill };
4282aa9fd06SSteven J. Hill 
4292aa9fd06SSteven J. Hill /*
4302aa9fd06SSteven J. Hill  * (microMIPS) POOL16D minor opcodes.
4312aa9fd06SSteven J. Hill  */
4322aa9fd06SSteven J. Hill enum mm_16d_minor_op {
4332aa9fd06SSteven J. Hill 	mm_addius5_func,
4342aa9fd06SSteven J. Hill 	mm_addiusp_func,
4352aa9fd06SSteven J. Hill };
4362aa9fd06SSteven J. Hill 
4372aa9fd06SSteven J. Hill /*
438cd574704SSteven J. Hill  * (MIPS16e) opcodes.
439cd574704SSteven J. Hill  */
440cd574704SSteven J. Hill enum MIPS16e_ops {
441cd574704SSteven J. Hill 	MIPS16e_jal_op = 003,
442cd574704SSteven J. Hill 	MIPS16e_ld_op = 007,
443cd574704SSteven J. Hill 	MIPS16e_i8_op = 014,
444cd574704SSteven J. Hill 	MIPS16e_sd_op = 017,
445cd574704SSteven J. Hill 	MIPS16e_lb_op = 020,
446cd574704SSteven J. Hill 	MIPS16e_lh_op = 021,
447cd574704SSteven J. Hill 	MIPS16e_lwsp_op = 022,
448cd574704SSteven J. Hill 	MIPS16e_lw_op = 023,
449cd574704SSteven J. Hill 	MIPS16e_lbu_op = 024,
450cd574704SSteven J. Hill 	MIPS16e_lhu_op = 025,
451cd574704SSteven J. Hill 	MIPS16e_lwpc_op = 026,
452cd574704SSteven J. Hill 	MIPS16e_lwu_op = 027,
453cd574704SSteven J. Hill 	MIPS16e_sb_op = 030,
454cd574704SSteven J. Hill 	MIPS16e_sh_op = 031,
455cd574704SSteven J. Hill 	MIPS16e_swsp_op = 032,
456cd574704SSteven J. Hill 	MIPS16e_sw_op = 033,
457cd574704SSteven J. Hill 	MIPS16e_rr_op = 035,
458cd574704SSteven J. Hill 	MIPS16e_extend_op = 036,
459cd574704SSteven J. Hill 	MIPS16e_i64_op = 037,
460cd574704SSteven J. Hill };
461cd574704SSteven J. Hill 
462cd574704SSteven J. Hill enum MIPS16e_i64_func {
463cd574704SSteven J. Hill 	MIPS16e_ldsp_func,
464cd574704SSteven J. Hill 	MIPS16e_sdsp_func,
465cd574704SSteven J. Hill 	MIPS16e_sdrasp_func,
466cd574704SSteven J. Hill 	MIPS16e_dadjsp_func,
467cd574704SSteven J. Hill 	MIPS16e_ldpc_func,
468cd574704SSteven J. Hill };
469cd574704SSteven J. Hill 
470cd574704SSteven J. Hill enum MIPS16e_rr_func {
471cd574704SSteven J. Hill 	MIPS16e_jr_func,
472cd574704SSteven J. Hill };
473cd574704SSteven J. Hill 
474cd574704SSteven J. Hill enum MIPS6e_i8_func {
475cd574704SSteven J. Hill 	MIPS16e_swrasp_func = 02,
476cd574704SSteven J. Hill };
477cd574704SSteven J. Hill 
478cd574704SSteven J. Hill /*
479102cedc3SLeonid Yegoshin  * (microMIPS & MIPS16e) NOP instruction.
480102cedc3SLeonid Yegoshin  */
481102cedc3SLeonid Yegoshin #define MM_NOP16	0x0c00
482102cedc3SLeonid Yegoshin 
483102cedc3SLeonid Yegoshin /*
48490e8cacdSRalf Baechle  * Damn ...  bitfields depend from byteorder :-(
48590e8cacdSRalf Baechle  */
48690e8cacdSRalf Baechle #ifdef __MIPSEB__
487*8471ac1bSRalf Baechle #define __BITFIELD_FIELD(field, more)					\
48885dfaf08SRalf Baechle 	field;								\
48985dfaf08SRalf Baechle 	more
49090e8cacdSRalf Baechle 
49190e8cacdSRalf Baechle #elif defined(__MIPSEL__)
49290e8cacdSRalf Baechle 
493*8471ac1bSRalf Baechle #define __BITFIELD_FIELD(field, more)					\
49485dfaf08SRalf Baechle 	more								\
49585dfaf08SRalf Baechle 	field;
49690e8cacdSRalf Baechle 
49790e8cacdSRalf Baechle #else /* !defined (__MIPSEB__) && !defined (__MIPSEL__) */
49890e8cacdSRalf Baechle #error "MIPS but neither __MIPSEL__ nor __MIPSEB__?"
49990e8cacdSRalf Baechle #endif
50090e8cacdSRalf Baechle 
50185dfaf08SRalf Baechle struct j_format {
502*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6, /* Jump format */
503*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int target : 26,
50485dfaf08SRalf Baechle 	;))
50585dfaf08SRalf Baechle };
50685dfaf08SRalf Baechle 
50785dfaf08SRalf Baechle struct i_format {			/* signed immediate format */
508*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
509*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
510*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
511*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
51285dfaf08SRalf Baechle 	;))))
51385dfaf08SRalf Baechle };
51485dfaf08SRalf Baechle 
51585dfaf08SRalf Baechle struct u_format {			/* unsigned immediate format */
516*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
517*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
518*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
519*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int uimmediate : 16,
52085dfaf08SRalf Baechle 	;))))
52185dfaf08SRalf Baechle };
52285dfaf08SRalf Baechle 
52385dfaf08SRalf Baechle struct c_format {			/* Cache (>= R6000) format */
524*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
525*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
526*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int c_op : 3,
527*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cache : 2,
528*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int simmediate : 16,
52985dfaf08SRalf Baechle 	;)))))
53085dfaf08SRalf Baechle };
53185dfaf08SRalf Baechle 
53285dfaf08SRalf Baechle struct r_format {			/* Register format */
533*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
534*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
535*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
536*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
537*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
538*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
53985dfaf08SRalf Baechle 	;))))))
54085dfaf08SRalf Baechle };
54185dfaf08SRalf Baechle 
54285dfaf08SRalf Baechle struct p_format {		/* Performance counter format (R10000) */
543*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
544*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
545*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
546*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
547*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
548*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
54985dfaf08SRalf Baechle 	;))))))
55085dfaf08SRalf Baechle };
55185dfaf08SRalf Baechle 
55285dfaf08SRalf Baechle struct f_format {			/* FPU register format */
553*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
554*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 1,
555*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 4,
556*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
557*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
558*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int re : 5,
559*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
56085dfaf08SRalf Baechle 	;)))))))
56185dfaf08SRalf Baechle };
56285dfaf08SRalf Baechle 
56385dfaf08SRalf Baechle struct ma_format {		/* FPU multiply and add format (MIPS IV) */
564*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
565*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
566*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
567*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
568*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
569*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
570*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
57185dfaf08SRalf Baechle 	;)))))))
57285dfaf08SRalf Baechle };
57385dfaf08SRalf Baechle 
57485dfaf08SRalf Baechle struct b_format {			/* BREAK and SYSCALL */
575*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
576*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int code : 20,
577*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
57885dfaf08SRalf Baechle 	;)))
57985dfaf08SRalf Baechle };
58085dfaf08SRalf Baechle 
5818fba1e58SRalf Baechle struct ps_format {			/* MIPS-3D / paired single format */
582*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
583*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
584*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
585*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
586*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
587*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
5888fba1e58SRalf Baechle 	;))))))
5898fba1e58SRalf Baechle };
5908fba1e58SRalf Baechle 
5918fba1e58SRalf Baechle struct v_format {				/* MDMX vector format */
592*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
593*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int sel : 4,
594*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 1,
595*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vt : 5,
596*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vs : 5,
597*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int vd : 5,
598*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
5998fba1e58SRalf Baechle 	;)))))))
6008fba1e58SRalf Baechle };
6018fba1e58SRalf Baechle 
602aa1af47fSLeonid Yegoshin struct spec3_format {   /* SPEC3 */
603*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode:6,
604*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs:5,
605*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt:5,
606*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate:9,
607*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func:7,
608aa1af47fSLeonid Yegoshin 	;)))))
609aa1af47fSLeonid Yegoshin };
610aa1af47fSLeonid Yegoshin 
6112aa9fd06SSteven J. Hill /*
6122aa9fd06SSteven J. Hill  * microMIPS instruction formats (32-bit length)
6132aa9fd06SSteven J. Hill  *
6142aa9fd06SSteven J. Hill  * NOTE:
6152aa9fd06SSteven J. Hill  *	Parenthesis denote whether the format is a microMIPS instruction or
6162aa9fd06SSteven J. Hill  *	if it is MIPS32 instruction re-encoded for use in the microMIPS ASE.
6172aa9fd06SSteven J. Hill  */
6182aa9fd06SSteven J. Hill struct fb_format {		/* FPU branch format (MIPS32) */
619*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
620*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int bc : 5,
621*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
622*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int flag : 2,
623*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
6242aa9fd06SSteven J. Hill 	;)))))
6252aa9fd06SSteven J. Hill };
6262aa9fd06SSteven J. Hill 
6272aa9fd06SSteven J. Hill struct fp0_format {		/* FPU multiply and add format (MIPS32) */
628*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
629*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 5,
630*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
631*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
632*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
633*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6342aa9fd06SSteven J. Hill 	;))))))
6352aa9fd06SSteven J. Hill };
6362aa9fd06SSteven J. Hill 
6372aa9fd06SSteven J. Hill struct mm_fp0_format {		/* FPU multipy and add format (microMIPS) */
638*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
639*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
640*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
641*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
642*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
643*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 2,
644*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6452aa9fd06SSteven J. Hill 	;)))))))
6462aa9fd06SSteven J. Hill };
6472aa9fd06SSteven J. Hill 
6482aa9fd06SSteven J. Hill struct fp1_format {		/* FPU mfc1 and cfc1 format (MIPS32) */
649*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
650*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 5,
651*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
652*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
653*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
654*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6552aa9fd06SSteven J. Hill 	;))))))
6562aa9fd06SSteven J. Hill };
6572aa9fd06SSteven J. Hill 
6582aa9fd06SSteven J. Hill struct mm_fp1_format {		/* FPU mfc1 and cfc1 format (microMIPS) */
659*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
660*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
661*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
662*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
663*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 8,
664*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6652aa9fd06SSteven J. Hill 	;))))))
6662aa9fd06SSteven J. Hill };
6672aa9fd06SSteven J. Hill 
6682aa9fd06SSteven J. Hill struct mm_fp2_format {		/* FPU movt and movf format (microMIPS) */
669*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
670*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
671*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
672*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
673*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int zero : 2,
674*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 2,
675*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 3,
676*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6772aa9fd06SSteven J. Hill 	;))))))))
6782aa9fd06SSteven J. Hill };
6792aa9fd06SSteven J. Hill 
6802aa9fd06SSteven J. Hill struct mm_fp3_format {		/* FPU abs and neg format (microMIPS) */
681*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
682*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
683*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
684*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
685*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 7,
686*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6872aa9fd06SSteven J. Hill 	;))))))
6882aa9fd06SSteven J. Hill };
6892aa9fd06SSteven J. Hill 
6902aa9fd06SSteven J. Hill struct mm_fp4_format {		/* FPU c.cond format (microMIPS) */
691*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
692*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
693*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
694*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cc : 3,
695*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fmt : 3,
696*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int cond : 4,
697*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
6982aa9fd06SSteven J. Hill 	;)))))))
6992aa9fd06SSteven J. Hill };
7002aa9fd06SSteven J. Hill 
7012aa9fd06SSteven J. Hill struct mm_fp5_format {		/* FPU lwxc1 and swxc1 format (microMIPS) */
702*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
703*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int index : 5,
704*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
705*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
706*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int op : 5,
707*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7082aa9fd06SSteven J. Hill 	;))))))
7092aa9fd06SSteven J. Hill };
7102aa9fd06SSteven J. Hill 
7112aa9fd06SSteven J. Hill struct fp6_format {		/* FPU madd and msub format (MIPS IV) */
712*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
713*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
714*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
715*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
716*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
717*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7182aa9fd06SSteven J. Hill 	;))))))
7192aa9fd06SSteven J. Hill };
7202aa9fd06SSteven J. Hill 
7212aa9fd06SSteven J. Hill struct mm_fp6_format {		/* FPU madd and msub format (microMIPS) */
722*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
723*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ft : 5,
724*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fs : 5,
725*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fd : 5,
726*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int fr : 5,
727*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 6,
7282aa9fd06SSteven J. Hill 	;))))))
7292aa9fd06SSteven J. Hill };
7302aa9fd06SSteven J. Hill 
7312aa9fd06SSteven J. Hill struct mm_i_format {		/* Immediate format (microMIPS) */
732*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
733*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
734*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 5,
735*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 16,
7362aa9fd06SSteven J. Hill 	;))))
7372aa9fd06SSteven J. Hill };
7382aa9fd06SSteven J. Hill 
7392aa9fd06SSteven J. Hill struct mm_m_format {		/* Multi-word load/store format (microMIPS) */
740*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
741*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
742*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
743*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
744*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 12,
7452aa9fd06SSteven J. Hill 	;)))))
7462aa9fd06SSteven J. Hill };
7472aa9fd06SSteven J. Hill 
7482aa9fd06SSteven J. Hill struct mm_x_format {		/* Scaled indexed load format (microMIPS) */
749*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
750*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int index : 5,
751*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 5,
752*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rd : 5,
753*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 11,
7542aa9fd06SSteven J. Hill 	;)))))
7552aa9fd06SSteven J. Hill };
7562aa9fd06SSteven J. Hill 
7572aa9fd06SSteven J. Hill /*
7582aa9fd06SSteven J. Hill  * microMIPS instruction formats (16-bit length)
7592aa9fd06SSteven J. Hill  */
7602aa9fd06SSteven J. Hill struct mm_b0_format {		/* Unconditional branch format (microMIPS) */
761*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
762*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 10,
763*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
7642aa9fd06SSteven J. Hill 	;)))
7652aa9fd06SSteven J. Hill };
7662aa9fd06SSteven J. Hill 
7672aa9fd06SSteven J. Hill struct mm_b1_format {		/* Conditional branch format (microMIPS) */
768*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
769*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rs : 3,
770*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 7,
771*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
7722aa9fd06SSteven J. Hill 	;))))
7732aa9fd06SSteven J. Hill };
7742aa9fd06SSteven J. Hill 
7752aa9fd06SSteven J. Hill struct mm16_m_format {		/* Multi-word load/store format */
776*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
777*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 4,
778*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rlist : 2,
779*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 4,
780*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
7812aa9fd06SSteven J. Hill 	;)))))
7822aa9fd06SSteven J. Hill };
7832aa9fd06SSteven J. Hill 
7842aa9fd06SSteven J. Hill struct mm16_rb_format {		/* Signed immediate format */
785*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
786*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 3,
787*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int base : 3,
788*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 4,
789*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
7902aa9fd06SSteven J. Hill 	;)))))
7912aa9fd06SSteven J. Hill };
7922aa9fd06SSteven J. Hill 
7932aa9fd06SSteven J. Hill struct mm16_r3_format {		/* Load from global pointer format */
794*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
795*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 3,
796*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 7,
797*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
7982aa9fd06SSteven J. Hill 	;))))
7992aa9fd06SSteven J. Hill };
8002aa9fd06SSteven J. Hill 
8012aa9fd06SSteven J. Hill struct mm16_r5_format {		/* Load/store from stack pointer format */
802*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 6,
803*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rt : 5,
804*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int simmediate : 5,
805*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int : 16, /* Ignored */
8062aa9fd06SSteven J. Hill 	;))))
8072aa9fd06SSteven J. Hill };
8082aa9fd06SSteven J. Hill 
809cd574704SSteven J. Hill /*
810cd574704SSteven J. Hill  * MIPS16e instruction formats (16-bit length)
811cd574704SSteven J. Hill  */
812cd574704SSteven J. Hill struct m16e_rr {
813*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
814*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
815*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int nd : 1,
816*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int l : 1,
817*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ra : 1,
818*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 5,
819cd574704SSteven J. Hill 	;))))))
820cd574704SSteven J. Hill };
821cd574704SSteven J. Hill 
822cd574704SSteven J. Hill struct m16e_jal {
823*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
824*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int x : 1,
825*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm20_16 : 5,
826*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(signed int imm25_21 : 5,
827cd574704SSteven J. Hill 	;))))
828cd574704SSteven J. Hill };
829cd574704SSteven J. Hill 
830cd574704SSteven J. Hill struct m16e_i64 {
831*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
832*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
833*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
834cd574704SSteven J. Hill 	;)))
835cd574704SSteven J. Hill };
836cd574704SSteven J. Hill 
837cd574704SSteven J. Hill struct m16e_ri64 {
838*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
839*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
840*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ry : 3,
841*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 5,
842cd574704SSteven J. Hill 	;))))
843cd574704SSteven J. Hill };
844cd574704SSteven J. Hill 
845cd574704SSteven J. Hill struct m16e_ri {
846*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
847*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
848*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
849cd574704SSteven J. Hill 	;)))
850cd574704SSteven J. Hill };
851cd574704SSteven J. Hill 
852cd574704SSteven J. Hill struct m16e_rri {
853*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
854*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int rx : 3,
855*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int ry : 3,
856*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 5,
857cd574704SSteven J. Hill 	;))))
858cd574704SSteven J. Hill };
859cd574704SSteven J. Hill 
860cd574704SSteven J. Hill struct m16e_i8 {
861*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int opcode : 5,
862*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int func : 3,
863*8471ac1bSRalf Baechle 	__BITFIELD_FIELD(unsigned int imm : 8,
864cd574704SSteven J. Hill 	;)))
865cd574704SSteven J. Hill };
866cd574704SSteven J. Hill 
86790e8cacdSRalf Baechle union mips_instruction {
86890e8cacdSRalf Baechle 	unsigned int word;
86990e8cacdSRalf Baechle 	unsigned short halfword[2];
87090e8cacdSRalf Baechle 	unsigned char byte[4];
87190e8cacdSRalf Baechle 	struct j_format j_format;
87290e8cacdSRalf Baechle 	struct i_format i_format;
87390e8cacdSRalf Baechle 	struct u_format u_format;
87490e8cacdSRalf Baechle 	struct c_format c_format;
87590e8cacdSRalf Baechle 	struct r_format r_format;
87690e8cacdSRalf Baechle 	struct p_format p_format;
87790e8cacdSRalf Baechle 	struct f_format f_format;
87890e8cacdSRalf Baechle 	struct ma_format ma_format;
87990e8cacdSRalf Baechle 	struct b_format b_format;
8808fba1e58SRalf Baechle 	struct ps_format ps_format;
8818fba1e58SRalf Baechle 	struct v_format v_format;
882aa1af47fSLeonid Yegoshin 	struct spec3_format spec3_format;
8832aa9fd06SSteven J. Hill 	struct fb_format fb_format;
8842aa9fd06SSteven J. Hill 	struct fp0_format fp0_format;
8852aa9fd06SSteven J. Hill 	struct mm_fp0_format mm_fp0_format;
8862aa9fd06SSteven J. Hill 	struct fp1_format fp1_format;
8872aa9fd06SSteven J. Hill 	struct mm_fp1_format mm_fp1_format;
8882aa9fd06SSteven J. Hill 	struct mm_fp2_format mm_fp2_format;
8892aa9fd06SSteven J. Hill 	struct mm_fp3_format mm_fp3_format;
8902aa9fd06SSteven J. Hill 	struct mm_fp4_format mm_fp4_format;
8912aa9fd06SSteven J. Hill 	struct mm_fp5_format mm_fp5_format;
8922aa9fd06SSteven J. Hill 	struct fp6_format fp6_format;
8932aa9fd06SSteven J. Hill 	struct mm_fp6_format mm_fp6_format;
8942aa9fd06SSteven J. Hill 	struct mm_i_format mm_i_format;
8952aa9fd06SSteven J. Hill 	struct mm_m_format mm_m_format;
8962aa9fd06SSteven J. Hill 	struct mm_x_format mm_x_format;
8972aa9fd06SSteven J. Hill 	struct mm_b0_format mm_b0_format;
8982aa9fd06SSteven J. Hill 	struct mm_b1_format mm_b1_format;
8992aa9fd06SSteven J. Hill 	struct mm16_m_format mm16_m_format ;
9002aa9fd06SSteven J. Hill 	struct mm16_rb_format mm16_rb_format;
9012aa9fd06SSteven J. Hill 	struct mm16_r3_format mm16_r3_format;
9022aa9fd06SSteven J. Hill 	struct mm16_r5_format mm16_r5_format;
90390e8cacdSRalf Baechle };
90490e8cacdSRalf Baechle 
905cd574704SSteven J. Hill union mips16e_instruction {
906cd574704SSteven J. Hill 	unsigned int full : 16;
907cd574704SSteven J. Hill 	struct m16e_rr rr;
908cd574704SSteven J. Hill 	struct m16e_jal jal;
909cd574704SSteven J. Hill 	struct m16e_i64 i64;
910cd574704SSteven J. Hill 	struct m16e_ri64 ri64;
911cd574704SSteven J. Hill 	struct m16e_ri ri;
912cd574704SSteven J. Hill 	struct m16e_rri rri;
913cd574704SSteven J. Hill 	struct m16e_i8 i8;
914cd574704SSteven J. Hill };
915cd574704SSteven J. Hill 
91690e8cacdSRalf Baechle #endif /* _UAPI_ASM_INST_H */
917